MPC8347EVVAJDB Freescale Semiconductor, MPC8347EVVAJDB Datasheet - Page 78

IC MPU PWRQUICC II 672-TBGA

MPC8347EVVAJDB

Manufacturer Part Number
MPC8347EVVAJDB
Description
IC MPU PWRQUICC II 672-TBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICC II PROr
Datasheets

Specifications of MPC8347EVVAJDB

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
533MHz
Voltage
1.2V
Mounting Type
Surface Mount
Package / Case
672-TBGA
Core Size
32 Bit
Program Memory Size
64KB
Cpu Speed
533MHz
Embedded Interface Type
I2C, SPI, USB, UART
Digital Ic Case Style
TBGA
No. Of Pins
672
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8347EVVAJDB
Manufacturer:
AD
Quantity:
201
Part Number:
MPC8347EVVAJDB
Manufacturer:
MOTOROLA
Quantity:
648
Part Number:
MPC8347EVVAJDB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8347EVVAJDB
Manufacturer:
FREESCALE
Quantity:
20 000
1
2
Clocking
Table 54
conditions (see
1
2
3
Table 55
conditions.
78
e300 core frequency ( core_clk )
Coherent system bus frequency ( csb_clk )
DDR and memory bus frequency (MCLK)
Local bus frequency (LCLK n )
PCI input frequency (CLKIN or PCI_CLK)
Security core maximum internal operating frequency
USB_DR, USB_MPH maximum internal operating
frequency
e300 core frequency ( core_clk )
Coherent system bus frequency ( csb_clk )
Local bus frequency (LCLK n )
PCI input frequency (CLKIN or PCI_CLK)
Security core maximum internal operating frequency
USB_DR, USB_MPH maximum internal operating
frequency
The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting csb_clk , MCLK,
LCLK[0:2], and core_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value
of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal
operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.
The local bus frequency is 1/2, 1/4, or 1/8 of the lbiu_clk frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x
the csb_clk frequency (depending on RCWL[LBIUCM]).
The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting csb_clk , MCLK,
LCLK[0:2], and core_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value
of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal
operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.
The DDR data rate is 2x the DDR memory bus frequency.
The local bus frequency is 1/2, 1/4, or 1/8 of the lbiu_clk frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x
the csb_clk frequency (depending on RCWL[LBIUCM]).
provides the operating frequencies for the MPC8347E TBGA under recommended operating
provides the operating frequencies for the MPC8347E PBGA under recommended operating
MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11
Table
Characteristic
Characteristic
2).
2
3
1
1
Table 55. Operating Frequencies for PBGA
Table 54. Operating Frequencies for TBGA
2
16.67–133
400 MHz
266–400
100–266
100–133
266 MHz
200–266
25–66
133
133
16.67–133
16.67–133
533 MHz
266–533
100–266
100–133
333 MHz
200–333
100–266
25–66
25–66
133
133
133
133
100–166.67
16.67–133
Freescale Semiconductor
667 MHz
266–667
100–333
400 MHz
200–400
25–66
166
166
MHz
MHz
MHz
MHz
MHz
MHz
MHz
Unit
MHz
MHz
MHz
MHz
MHz
MHz
Unit

Related parts for MPC8347EVVAJDB