ENC28J60/SP Microchip Technology Inc., ENC28J60/SP Datasheet - Page 38

no-image

ENC28J60/SP

Manufacturer Part Number
ENC28J60/SP
Description
28 PIN, 8 KB RAM, MAC&PHY, ETHERNET CONTROLLER
Manufacturer
Microchip Technology Inc.
Type
Controllerr
Datasheet

Specifications of ENC28J60/SP

Package Type
28-pin SSOP
Voltage, Supply
3.14-3.45 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device
ENC28J60
REGISTER 6-3:
REGISTER 6-4:
DS39662B-page 36
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7
bit 6
bit 5
bit 4
bit 3-2
bit 1-0
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7
bit 6-0
U-0
U-0
Unimplemented: Read as ‘0’
DEFER: Defer Transmission Enable bit (applies to half duplex only)
1 = When the medium is occupied, the MAC will wait indefinitely for it to become free when attempting
0 = When the medium is occupied, the MAC will abort the transmission after the excessive deferral
BPEN: No Backoff During Backpressure Enable bit (applies to half duplex only)
1 = After incidentally causing a collision during backpressure, the MAC will immediately begin
0 = After incidentally causing a collision during backpressure, the MAC will delay using the Binary
NOBKOFF: No Backoff Enable bit (applies to half duplex only)
1 = After any collision, the MAC will immediately begin retransmitting
0 = After any collision, the MAC will delay using the Binary Exponential Backoff algorithm before
Unimplemented: Read as ‘0’
Reserved: Maintain as ‘0’
Unimplemented: Read as ‘0’
BBIPG6:BBIPG0: Back-to-Back Inter-Packet Gap Delay Time bits
When FULDPX (MACON3<0>) = 1:
Nibble time offset delay between the end of one transmission and the beginning of the next in a
back-to-back sequence. The register value should be programmed to the desired period in nibble times
minus 3. The recommended setting is 15h which represents the minimum IEEE specified Inter-Packet
Gap (IPG) of 9.6 s.
When FULDPX (MACON3<0>) = 0:
Nibble time offset delay between the end of one transmission and the beginning of the next in a
back-to-back sequence. The register value should be programmed to the desired period in nibble times
minus 6. The recommended setting is 12h which represents the minimum IEEE specified Inter-Packet
Gap (IPG) of 9.6 s.
BBIPG6
DEFER
R/W-0
R/W-0
to transmit (use this setting for 802.3 compliance)
limit is reached
retransmitting
Exponential Backoff algorithm before attempting to retransmit (normal operation)
attempting to retransmit (normal operation)
MACON4: MAC CONTROL REGISTER 4
MABBIPG: MAC BACK-TO-BACK INTER-PACKET GAP REGISTER
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
BBIPG5
R/W-0
R/W-0
BPEN
NOBKOFF
BBIPG4
R/W-0
R/W-0
Preliminary
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
BBIPG3
R/W-0
U-0
BBIPG2
R/W-0
U-0
© 2006 Microchip Technology Inc.
x = Bit is unknown
x = Bit is unknown
BBIPG1
R/W-0
R-0
r
BBIPG0
R/W-0
R-0
r
bit 0
bit 0

Related parts for ENC28J60/SP