ENC28J60/SP Microchip Technology Inc., ENC28J60/SP Datasheet - Page 63

no-image

ENC28J60/SP

Manufacturer Part Number
ENC28J60/SP
Description
28 PIN, 8 KB RAM, MAC&PHY, ETHERNET CONTROLLER
Manufacturer
Microchip Technology Inc.
Type
Controllerr
Datasheet

Specifications of ENC28J60/SP

Package Type
28-pin SSOP
Voltage, Supply
3.14-3.45 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device
11.5
The PHY module may be reset by writing a ‘1’ to the
PRST bit in the PHCON1 register (Register 11-1). All
the PHY register contents will revert to their Reset
defaults.
REGISTER 11-1:
© 2006 Microchip Technology Inc.
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15
bit 14
bit 13-12
bit 11
bit 10
bit 9
bit 8
bit 7
bit 6-0
R/W-0
R/W-0
PRST
r
PHY Subsystem Reset
PRST: PHY Software Reset bit
1 = PHY is processing a Software Reset (automatically resets to ‘0’ when done)
0 = Normal operation
PLOOPBK: PHY Loopback bit
1 = All data transmitted will be returned to the MAC. The twisted-pair interface will be disabled.
0 = Normal operation
Unimplemented: Read as ‘0’
PPWRSV: PHY Power-Down bit
1 = PHY is shut down
0 = Normal operation
Reserved: Maintain as ‘0’
Unimplemented: Read as ‘0’
PDPXMD: PHY Duplex Mode bit
1 = PHY operates in Full-Duplex mode
0 = PHY operates in Half-Duplex mode
Reserved: Maintain as ‘0’
Unimplemented: Read as ‘0’
PLOOPBK
R/W-0
U-0
PHCON1: PHY CONTROL REGISTER 1
W = Writable bit
‘1’ = Bit is set
U-0
U-0
U-0
U-0
Preliminary
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
PPWRSV
R/W-0
Unlike other Resets, the PHY cannot be removed from
Reset immediately after setting PRST. The PHY
requires a delay, after which the hardware automati-
cally clears the PRST bit. After a Reset is issued, the
host controller should poll PRST and wait for it to
become clear before using the PHY.
U-0
R/W-0
U-0
r
x = Bit is unknown
ENC28J60
U-0
U-0
DS39662B-page 61
PDPXMD
R/W-0
U-0
bit 8
bit 0

Related parts for ENC28J60/SP