GS84036AT-150I GSI TECHNOLOGY, GS84036AT-150I Datasheet - Page 23

GS84036AT-150I

Manufacturer Part Number
GS84036AT-150I
Description
Manufacturer
GSI TECHNOLOGY
Datasheet

Specifications of GS84036AT-150I

Density
4Mb
Access Time (max)
10ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
83.3MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
17b
Package Type
TQFP
Operating Temp Range
-40C to 85C
Number Of Ports
4
Supply Current
175mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Word Size
36b
Number Of Words
128K
Lead Free Status / Rohs Status
Not Compliant
Application Tips
Single and Dual Cycle Deselect
SCD devices force the use of “dummy read cycles” (read cycles that are launched normally but that are ended with the output
drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance but their use usually assures there
will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on
dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at bank address
boundary crossings), but greater care must be exercised to avoid excessive bus contention.
Rev: 1.19 10/2007
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ADSC
ADSP
CK
ZZ
Setup
Hold
tKC
tKC
tKH
tKH
Sleep Mode Timing Diagram
tKL
tKL
23/31
tZZS
tZZH
GS84018/32/36AT/B-180/166/150/100
tZZR
© 1999, GSI Technology

Related parts for GS84036AT-150I