AD9943KCPZ Analog Devices Inc, AD9943KCPZ Datasheet - Page 10

IC CCD SIGNAL PROCESSOR 32-LFCSP

AD9943KCPZ

Manufacturer Part Number
AD9943KCPZ
Description
IC CCD SIGNAL PROCESSOR 32-LFCSP
Manufacturer
Analog Devices Inc
Type
CCD Signal Processor, 10-Bitr
Datasheet

Specifications of AD9943KCPZ

Package / Case
32-LFCSP
Input Type
Logic
Output Type
Logic
Interface
3-Wire Serial
Mounting Type
Surface Mount
Supply Voltage Range
2.7V To 3.6V
Operating Temperature Range
-20°C To +85°C
Digital Ic Case Style
LFCSP
No. Of Pins
32
Svhc
No SVHC (18-Jun-2010)
Supply Voltage
RoHS Compliant
Ic Function
CCD Signal Processor
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9943KCPZ
Manufacturer:
ADI
Quantity:
585
Part Number:
AD9943KCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD9943KCPZ
Quantity:
1 500
Part Number:
AD9943KCPZRL
Manufacturer:
SANYO
Quantity:
410
Part Number:
AD9943KCPZRL
Manufacturer:
ADI
Quantity:
15 000
AD9943/AD9944
TERMINOLOGY
Differential Nonlinearity (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Therefore
every code must have a finite width. No missing codes
guaranteed to 10-bit resolution indicates that all 1024 codes,
respectively, must be present over all operating conditions.
Peak Nonlinearity
Peak nonlinearity, a full-signal chain specification, refers to the
peak deviation of the output of the AD9943/AD9944 from a
true straight line. The point used as zero scale occurs 1/2 LSB
before the first code transition. Positive full scale is defined as a
level 1 1/2 LSB beyond the last code transition. The deviation is
measured from the middle of each particular output code to the
true straight line. The error is then expressed as a percentage of
the 2 V ADC full-scale signal. The input signal is always
appropriately gained up to fill the ADC’s full-scale range.
Total Output Noise
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated
in LSB and represents the rms noise level of the total signal
chain at the specified gain setting. The output noise can be
converted to an equivalent voltage, using the relationship
where N is the bit resolution of the ADC. For example, 1 LSB of
the AD9943 is 1.95 mV.
1
LSB
=
(
ADC
Full
Scale
2
N
codes
)
Rev. B | Page 10 of 20
Power Supply Rejection (PSR)
The PSR is measured with a step change applied to the supply
pins. This represents a very high frequency disturbance on the
AD9943/AD9944’s power supply. The PSR specification is
calculated from the change in the data outputs for a given
step change in the supply voltage.
Internal Delay for SHP/SHD
The internal delay (also called aperture delay) is the time delay
that occurs from the time a sampling edge is applied to the
AD9943/AD9944 until the actual sample of the input signal is
held. Both SHP and SHD sample the input signal during the
transition from low to high, so the internal delay is measured
from each clock’s rising edge to the instant the actual internal
sample is taken.

Related parts for AD9943KCPZ