AD9945KCP Analog Devices Inc, AD9945KCP Datasheet
AD9945KCP
Specifications of AD9945KCP
Available stocks
Related parts for AD9945KCP
AD9945KCP Summary of contents
Page 1
FEATURES 40 MSPS Correlated Double Sampler (CDS 10-Bit Variable Gain Amplifier (VGA) Low Noise Optical Black Clamp Circuit Preblanking Function 12-Bit 40 MSPS A/D Converter No Missing Codes Guaranteed 3-Wire Serial Digital Interface 3 V ...
Page 2
AD9945–SPECIFICATIONS GENERAL SPECIFICATIONS Parameter TEMPERATURE RANGE Operating Storage POWER SUPPLY VOLTAGE Analog, Digital, Digital Driver POWER CONSUMPTION Normal Operation (DRVDD Power not Included) DRVDD Power Only ( pF) LOAD Power-Down Mode MAXIMUM CLOCK RATE Specifications subject to change ...
Page 3
SYSTEM SPECIFICATIONS Parameter CDS Maximum Input Range before Saturation* Allowable CCD Reset Transient* Maximum CCD Black Pixel Amplitude* VARIABLE GAIN AMPLIFIER (VGA) Gain Control Resolution Gain Monotonicity Gain Range Minimum Gain Maximum Gain BLACK LEVEL CLAMP Clamp Level Resolution Clamp ...
Page 4
... SHD t COB SCLK Model Unit AD9945KCP V AD9945KCPRL V AD9945KCPRL7 V AD9945KCPZ AD9945KCPZRL7 V 1 LFCSP = Lead Frame Chip Scale Package Pb-free part THERMAL CHARACTERISTICS °C 150 Thermal Resistance °C 300 32-Lead LFCSP Package θ = 27.7 °C/W JA –4– Min Typ Max Unit 12 ...
Page 5
Pin Number Mnemonic 1 to 10, 31 D11, D0 DRVDD 12 DRVSS 13 DVDD 14 DATACLK 15 DVSS 16 PBLK 17 CLPOB 18 SHP 19 SHD 20 AVDD 21 AVSS 22 CCDIN 23 REFT 24 ...
Page 6
AD9945 DEFINITIONS OF SPECIFICATIONS Differential Nonlinearity (DNL) An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Thus, every code must have a finite width. No missing codes guaranteed to ...
Page 7
150 V = 3.0 V 135 DD 120 105 SAMPLE RATE (MHz) TPC 1. Power vs. Sampling Rate REV. A Typical Performance Characteristics–AD9945 1.0 0.5 ...
Page 8
AD9945 INTERNAL REGISTER DESCRIPTION Register Address Bits Name Data Bits Operation D2 D5 D8, D7 D11 to D9 Control ...
Page 9
SERIAL INTERFACE SDATA SCK NOTES 1. SDATA BITS ARE INTERNALLY LATCHED ON THE RISING EDGES OF SCK. 2. SYSTEM UPDATE OF LOADED REGISTERS OCCURS ON SL RISING EDGE. 3. ALL ...
Page 10
AD9945 DC RESTORE 0.1 F CCDIN CIRCUIT DESCRIPTION AND OPERATION The AD9945 signal processing chain is shown in Figure 6. Each processing step is essential in achieving a high quality image from the raw CCD pixel data. DC Restore To ...
Page 11
CCD MODE TIMING CCD SIGNAL SHP t S1 SHD DATACLK t OD OUTPUT N–10 DATA NOTES 1. RECOMMENDED PLACEMENT FOR DATACLK RISING EDGE IS BETWEEN THE SHD RISING EDGE AND NEXT SHP FALLING EDGE. 2. ...
Page 12
AD9945 APPLICATIONS INFORMATION The AD9945 is a complete analog front end (AFE) product for digital still camera and camcorder applications. As shown in Figure 10, the CCD image (pixel) data is buffered and sent to the AD9945 analog input through ...
Page 13
Internal Power-On Reset Circuitry After power-on, the AD9945 will automatically reset all internal registers and perform internal calibration procedures. This takes approximately complete. During this time, normal clock signals and serial write operations may occur. However, serial ...
Page 14
AD9945 PIN 1 INDICATOR 12 MAX 1.00 0.90 0.80 SEATING PLANE OUTLINE DIMENSIONS 32-Lead Lead Frame Chip Scale Package (LFCSP Body (CP-32) Dimensions shown in millimeters 5.00 BSC SQ 0.60 MAX 0.50 BSC 4.75 TOP BSC ...
Page 15
Revision History Location 11/03—Data Sheet changed from REV REV. A Changes to TIMING SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . ...
Page 16
–16– ...