DS90CR484AVJD/NOPB National Semiconductor, DS90CR484AVJD/NOPB Datasheet - Page 18

IC DESERIALIZER 48BIT 100TQFP

DS90CR484AVJD/NOPB

Manufacturer Part Number
DS90CR484AVJD/NOPB
Description
IC DESERIALIZER 48BIT 100TQFP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90CR484AVJD/NOPB

Function
Serializer/Deserializer
Data Rate
5.38Gbps
Input Type
LVDS
Output Type
CMOS, TTL
Number Of Inputs
8
Number Of Outputs
48
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DS90CR484AVJD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS90CR484AVJD/NOPB
Manufacturer:
NSC
Quantity:
90
Part Number:
DS90CR484AVJD/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
www.national.com
TxIN
TxOUTP
TxOUTM
TxCLKIN
TxCLKP
TxCLKM
PD
PLLSEL
PRE
DS_OPT
BAL
V
GND
PLLV
PLLGND
LVDSV
LVDSGND
NC
CC
DS90CR483A Pin Descriptions—Channel Link Transmitter
Note 11: Inputs default to “low” when left open due to internal pull-down resistor.
CC
Pin Name
CC
I/O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
TTL level input. (Note 11).
Positive LVDS differential data output.
Negative LVDS differential data output.
TTL level clock input. The rising edge acts as data strobe.
Positive LVDS differential clock output.
Negative LVDS differential clock output.
TTL level input. Assertion (low input) tri-states the outputs, ensuring low current at power down.
(Note 11).
PLL range select. This pin should be tied to V
the PLL to low range. Low range is 33 — 40 MHz. High range is 38 — 112 MHz.(Note 11)
Pre-emphasis “level” select. Pre-emphasis is active when input is tied to V
pull-up resistor. Resistor value determines Pre-emphasis level (See Applications Information
Section). For normal LVDS drive level (No Pre-emphasis) leave this pin open (do not tie to
ground).
Cable Deskew performed when TTL level input is low. No TxIN data is sampled during Deskew.
To perform Deskew function, input must be held low for a minimum of 4 clock cycles. The Deskew
operation is normally conducted after the TX and RX PLLs have locked. It should also be
conducted after a system reset, or a reconfiguration event. It must be performed at least once
when "DESKEW" is enabled. (Note 11) Deskew is only supported in the DC Balance mode (BAL
= High).
TTL level input. This pin was previously labeled as V
But when tied low or left open, the DC Balance function is disabled. Please refer to (Figures
15, 16) for LVDS data bit mapping respectively. (Note 11), (Note 13)
Power supply pins for TTL inputs and digital circuitry. Bypass not required on Pins 20 and 21.
Ground pins for TTL inputs and digital circuitry.
Power supply pin for PLL circuitry.
Ground pins for PLL circuitry.
Power supply pin for LVDS outputs.
Ground pins for LVDS outputs.
No Connect. Make NO Connection to these pins - leave open.
18
Description
CC
for high-range. Tied to ground or NC will force
CC
, which enabled the DC Balance function.
CC
through external

Related parts for DS90CR484AVJD/NOPB