Z1601720ASC Zilog, Z1601720ASC Datasheet - Page 82

no-image

Z1601720ASC

Manufacturer Part Number
Z1601720ASC
Description
IC PCMCIA INTERFACE 100-VQFP
Manufacturer
Zilog
Datasheets

Specifications of Z1601720ASC

Applications
Ethernet Controller
Interface
SPI Serial
Voltage - Supply
3 V ~ 5.5 V
Package / Case
*
Mounting Type
*
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z1601720ASC
Quantity:
7 784
Part Number:
Z1601720ASC1868
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z1601720ASC1868TR
Manufacturer:
Zilog
Quantity:
10 000
68
EEPROM Register
Address: SELECT 2Ch
Name: Interface Configuration Register 4
Type: Read/Write
RM001102-0901
Bit Placement
Bit 2-0
Bit 3
Bit 4
Bit 5
Bit 6
Z86017/Z16017 PCMCIA Interface Solution
Reference Manual
Table 54.
Bit Name
TSTCLK
EN_POLL_BSY
EN_GLOB_INT
EN_PC_INT5
EN_BVD_INPUTS
Interface Configuration Register 4: Address 2Ch
Description
These power management clock select bits can be used to
provide delay times in a number of different scales.
Table 55 describes the different delay scale settings. Also
see Register 2Ah (Table 53).
This bit allows the ZX6017 to poll the Busy status bit in
the local controller task file. When enabled in PCMCIA
ATA I/O mode, the Busy status bit in the local controllers
task file latches into the pin replacement register. In
PCMCIA ATA Memory mode, the Busy status bit is placed
on the Ready/Busy signal. Set this bit to 1 to enable auto
polling. When this bit is cleared, auto polling is disabled.
On Power-On Reset, it is set to 0.
This is a Global Interrupt Enable for the M-PINT pin.
When set to 1, this bit enables the local µP interrupts.
When cleared, it disables the local µP interrupt. On Power-
On Reset, it is set to 0.
This bit enables the local Processor interrupt when the
PCMCIA host has written the I/O event indication Register
CCR4. This interrupt source stays present until this bit is
set to 0. When set to 1, this bit is active. On Power-On
Reset, it is set to 0.
When set to 1, this bit enables the two BVD inputs to be
reflected either in Pin Replacement Register or on the
corresponding pins of the ZX6017. On Power-On Reset, it
is set to 0. See also Register 0Ch (Table 66).
Programming Internal Registers

Related parts for Z1601720ASC