TDA4856 NXP Semiconductors, TDA4856 Datasheet - Page 6

no-image

TDA4856

Manufacturer Part Number
TDA4856
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of TDA4856

Operating Supply Voltage (typ)
12/15V
Operating Supply Voltage (max)
16V
Operating Temp Range
-20C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
32
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TDA4856
Manufacturer:
NXPLIPS
Quantity:
304
Part Number:
TDA4856
Manufacturer:
PHI
Quantity:
11
Part Number:
TDA4856
Manufacturer:
PHILIPS
Quantity:
221
Part Number:
TDA4856
Manufacturer:
PHI
Quantity:
1 000
Part Number:
TDA4856
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
TDA4856/V2
Quantity:
180
Part Number:
TDA4856/V3
Manufacturer:
ROHM
Quantity:
3 000
Part Number:
TDA4856/V3
Manufacturer:
PHILIPS
Quantity:
7 299
Part Number:
TDA4856/V3
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
TDA4856/V6
Manufacturer:
PHILIPS
Quantity:
61 480
Part Number:
TDA4856/V6
Manufacturer:
PHI
Quantity:
20 000
Philips Semiconductors
FUNCTIONAL DESCRIPTION
Horizontal sync separator and polarity correction
HSYNC (pin 15) is the input for horizontal synchronization
signals, which can be DC-coupled TTL signals (horizontal
or composite sync) and AC-coupled negative-going video
sync signals. Video syncs are clamped to 1.28 V and
sliced at 1.4 V. This results in a fixed absolute slicing level
of 120 mV related to sync top.
For DC-coupled TTL signals the input clamping current is
limited. The slicing level for TTL signals is 1.4 V.
The separated sync signal (either video or TTL) is
integrated on an internal capacitor to detect and normalize
the sync polarity.
Normalized horizontal sync pulses are used as input
signals for the vertical sync integrator, the PLL1 phase
detector and the frequency-locked loop.
2003 Sep 30
handbook, halfpage
I
PC monitors
2
C-bus autosync deflection controller for
EWDRV
HSYNC
VSYNC
BSENS
VOUT2
VOUT1
PGND
HDRV
BDRV
XRAY
HFLB
XSEL
CLBL
BOP
V CC
BIN
Fig.2 Pin configuration.
10
12
13
14
15
16
11
1
2
3
4
5
6
7
8
9
TDA4856
MGS273
19
18
17
32
31
30
29
28
27
26
25
24
23
22
21
20
FOCUS
HSMOD
HPLL2
HCAP
HREF
HBUF
HPLL1
SGND
VCAP
VREF
VAGC
VSMOD
ASCOR
SDA
SCL
HUNLOCK
6
Vertical sync integrator
Normalized composite sync signals from HSYNC are
integrated on an internal capacitor in order to extract
vertical sync pulses. The integration time is dependent on
the horizontal oscillator reference current at HREF
(pin 28). The integrator output directly triggers the vertical
oscillator.
Vertical sync slicer and polarity correction
Vertical sync signals (TTL) applied to VSYNC (pin 14) are
sliced at 1.4 V. The output signal of the sync slicer is
integrated on an internal capacitor to detect and normalize
the sync polarity. The output signals of vertical sync
integrator and sync normalizer are disjuncted before they
are fed to the vertical oscillator.
Video clamping/vertical blanking generator
The video clamping/vertical blanking signal at CLBL
(pin 16) is a two-level sandcastle pulse which is especially
suitable for video ICs such as the TDA488x family, but also
for direct applications in video output stages.
The upper level is the video clamping pulse, which is
triggered by the horizontal sync pulse. Via I
either the leading or trailing edge can be selected by
setting control bit CLAMP. The width of the video clamping
pulse is determined by an internal single-shot
multivibrator.
The lower level of the sandcastle pulse is the vertical
blanking pulse, which is derived directly from the internal
oscillator waveform. It is started by the vertical sync and
stopped with the start of the vertical scan. This results in
optimum vertical blanking. Via I
different vertical blanking times are accessible by control
bit VBLK.
Blanking will be activated continuously, if one of the
following conditions is true:
Via I
switched off by control bit BLKDIS while vertical blanking
is maintained.
Soft start of horizontal and B+ drive (voltage at HPLL2
(pin 30) pulled down externally or by the I
PLL1 is unlocked while frequency-locked loop is in
search mode
No horizontal flyback pulses at HFLB (pin 1)
X-ray protection is activated
Supply voltage at V
2
C-bus control, horizontal unlock blanking can be
CC
(pin 10) is low (see Fig.22).
2
C-bus control, two
Product specification
TDA4856
2
C-bus control,
2
C-bus)

Related parts for TDA4856