ISPLSI1024-60LH/883 Lattice Semiconductor Corp., ISPLSI1024-60LH/883 Datasheet

no-image

ISPLSI1024-60LH/883

Manufacturer Part Number
ISPLSI1024-60LH/883
Description
Manufacturer
Lattice Semiconductor Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPLSI1024-60LH/883
Manufacturer:
TI
Quantity:
220
Part Number:
ISPLSI1024-60LH/883=5962-9476101MXC
Manufacturer:
Microsemi
Quantity:
1 400
• HIGH-DENSITY PROGRAMMABLE LOGIC
• HIGH PERFORMANCE E
• IN-SYSTEM PROGRAMMABLE
• COMBINES EASE OF USE AND THE FAST SYSTEM
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
unctional
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
1024MIL_01
Features
— High-Speed Global Interconnect
— 4000 PLD Gates
— 48 I/O Pins, Six Dedicated Inputs
— 144 Registers
— Wide Input Gating for Fast Counters, State
— Small Logic Block Size for Fast Random Logic
— Security Cell Prevents Unauthorized Copying
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile E
— 100% Tested
— In-System Programmable™ (ISP™) 5-Volt Only
— Increased Manufacturing Yields, Reduced Time-to-
— Reprogram Soldered Devices for Faster Debugging
SPEED OF PLDs WITH THE DENSITY AND FLEX-
— Complete Programmable Device Can Combine Glue
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
— PC and UNIX Platforms
IBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
f
t
Market, and Improved Product Quality
Machines, Address Decoders, etc.
Interconnectivity
Tools, Timing Simulator and ispANALYZER™
Logic and Structured Designs
max = 60 MHz Maximum Operating Frequency
pd = 20 ns Propagation Delay
Block Diagram
2
CMOS Technology
2
CMOS
®
TECHNOLOGY
1
In-System Programmable High Density PLD
The ispLSI 1024/883 is a High-Density Programmable
Logic Device processed in full compliance to MIL-STD-
883. This military grade device contains 144 Registers,
48 Universal I/O pins, six Dedicated Input pins, four
Dedicated Clock Input pins and a Global Routing Pool
(GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 1024/883
features 5-Volt in-system programmability and in-system
diagnostic capabilities. It is the first device which offers
non-volatile reprogrammability of the logic, as well as the
interconnect to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 1024/883 device is
the Generic Logic Block (GLB). The GLBs are labeled A0,
A1 .. C7 (see figure 1). There are a total of 24 GLBs in the
ispLSI 1024/883 device. Each GLB has 18 inputs, a
programmable AND/OR/XOR array, and four outputs
which can be configured to be either combinatorial or
registered. Inputs to the GLB come from the GRP and
dedicated inputs. All of the GLB outputs are brought back
into the GRP so that they can be connected to the inputs
of any other GLB on the device.
Functional Block Diagram
Description
A1
A2
A3
A4
A5
A6
A7
A0
ispLSI
B0 B1 B2 B3 B4 B5 B6 B7
Global Routing Pool (GRP)
Output Routing Pool
Logic
Array
®
D Q
D Q
D Q
D Q
1024/883
GLB
September 2000
C7
C6
C5
C4
C3
C2
C1
C0
CLK
0139-A-isp

Related parts for ISPLSI1024-60LH/883

ISPLSI1024-60LH/883 Summary of contents

Page 1

... PC and UNIX Platforms Block Diagram unctional Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. ...

Page 2

Functional Block Diagram Figure 1.ispLSI 1024/883 Functional Block Diagram RESET Generic Logic Blocks (GLBs) I I/O 1 I I I I/O 9 I/O ...

Page 3

Absolute Maximum Ratings Supply Voltage V ...................................-0.5 to +7.0V cc Input Voltage Applied ........................ -2 Off-State Output Voltage Applied ..... -2 Storage Temperature ................................ -65 to 150 C Case Temp. with Power Applied .............. -55 to ...

Page 4

Switching Test Conditions Input Pulse Levels Input Rise and Fall Time Input Timing Reference Levels Output Timing Reference Levels Output Load 3-state levels are measured 0.5V from steady-state active level. Output Load Conditions (see figure 2) Test Condition R1 A ...

Page 5

External Timing Parameters 5 2 TEST PARAMETER # DESCRIPTION COND. t pd1 A 1 Data Propagation Delay, 4PT bypass, ORP bypass Data Propagation Delay, Worst Case Path pd2 Clock Frequency with Internal Feedback max ...

Page 6

Internal Timing Parameters 2 PARAMETER DESCRIPTION # Inputs t iobp I/O Register Bypass 20 t I/O Latch Delay iolat 21 t iosu 22 I/O Register Setup Time before Clock t ioh 23 I/O Register Hold Time after Clock t ioco ...

Page 7

Internal Timing Parameters 2 PARAMETER DESCRIPTION # Outputs Output Buffer Delay t oen 48 I/O Cell OE to Output Enabled t odis I/O Cell OE to Output Disabled 49 Clocks t gy0 Clock Delay Global ...

Page 8

Timing Model I/O Cell Ded. In #26 I/O Reg Bypass I/O Pin #20 (Input) Input Register D Q RST #55 # 30, 31, 32 Reset Y1,2 Derivations of su, h and co from ...

Page 9

Maximum GRP Delay vs GLB Loads Power Consumption Power consumption in the ispLSI 1024/883 device de- pends on two primary factors: the speed at which the device is operating, and the number of ...

Page 10

Pin Description JLCC PIN NUMBERS NAME I I/O 3 22, 23, 24, 25, I I/O 7 26, 27, 28, 29, I I/O 11 30, 32, 33, 31, I I/O 15 37, 38, ...

Page 11

Pin Configuration ispLSI 1024/883 68-Pin JLCC Pinout Diagram I/O 43 I/O 44 I/O 45 I VCC GND ispEN RESET 1 SDI/IN 0 I/O 0 I/O 1 I/O 2 I Pins ...

Page 12

Part Number Description ispLSI Device Family ispLSI Device Number Speed MHz max Ordering Information f t Family max (MHz) ispLSI 60 Note: Lattice Semiconductor recognizes the trend in military device procurement towards using SMD compliant devices, ...

Related keywords