M55800A Atmel Corporation, M55800A Datasheet - Page 56

no-image

M55800A

Manufacturer Part Number
M55800A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of M55800A

Flash (kbytes)
0 Kbytes
Pin Count
176
Max. Operating Frequency
33 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
58
Ext Interrupts
58
Usb Speed
No
Usb Interface
No
Spi
1
Uart
3
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
72
Resistive Touch Screen
No
Dac Channels
1
Dac Resolution (bits)
10
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
8
Self Program Memory
NO
External Bus Interface
1
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.3/5.0
Fpu
No
Mpu / Mmu
no / no
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Programmer’s Model
2.6.2
2-10
System and User
r0
r1
r2
r3
r4
r5
r6
r7
SP
LR
PC
The Thumb-state register set
= banked register
CPSR
The Thumb-state register set is a subset of the ARM-state set. The programmer has
access to:
There are banked SPs, LRs, and SPSRs for each privileged mode. This register set is
shown in Figure 2-4.
SPSR_fiq
r0
r1
r2
r3
r4
r5
r6
r7
SP_fiq
LR_fiq
PC
Thumb-state general registers and program counter
CPSR
FIQ
8 general registers, r0–r7
the PC
the SP
the LR
the CPSR.
Thumb-state program status registers
Copyright © 1994-2001. All rights reserved.
Supervisor
SPSR_svc
r0
r1
r2
r3
r4
r5
r6
r7
SP_svc
LR_svc
PC
CPSR
Figure 2-4 Register organization in Thumb state
SPSR_abt
r0
r1
r2
r3
r4
r5
r6
r7
SP_abt
LR_abt
PC
CPSR
Abort
SPSR_irq
r0
r1
r2
r3
r4
r5
r6
r7
SP_irq
LR_irq
PC
CPSR
IRQ
ARM DDI 0029G
Undefined
SPSR_und
r0
r1
r2
r3
r4
r5
r6
r7
SP_und
LR_und
PC
CPSR

Related parts for M55800A