DS8007 Maxim, DS8007 Datasheet - Page 16

no-image

DS8007

Manufacturer Part Number
DS8007
Description
The DS8007 multiprotocol dual smart card interface is a low-cost, dual smart card reader interface supporting all ISO 7816, EMV®, and GSM11-11 requirements
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS8007-ENG
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS8007-ENG+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS8007-ENG+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS8007-LNG+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS8007A-EAG+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS8007A-EAG+T
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS8007ENG
Manufacturer:
MAXIM/美信
Quantity:
20 000
Multiprotocol Dual Smart Card Interface
R = unrestricted read, W = unrestricted write, -n = value after reset. This register is reset to 00110uuub on RIU = 0.
Bits 7 to 4: Identification Bits (CSR7 to CSR4). These
bits provide a method for software to identify the device
as follows:
Bit 3: Reset ISO UART (RIU). When this bit is cleared
(0), most of the ISO UART registers are reset to their
initial values. This bit must be cleared for at least 10ns
prior to initiating an activation sequence. This bit must
be set (1) by software before any action on the UART
can take place.
R = unrestricted read, W = unrestricted write, -n = value after reset. This register is reset to 00uuuuuub on RIU = 0.
Bits 7 and 6: Reserved.
Bit 5: Stop High or Low (SHL). This bit determines if
the card clock stops in the low or high state when the
CST bit is active. It forces the clock to stop in a low
state when SHL = 0 or in a high state when SHL = 1.
Bit 4: Clock Stop (CST). For an asynchronous card,
this bit allows the clock to the selected card to be
stopped. When this bit is set (1), the card clock is
stopped in the state determined by the SHL bit. When
this bit is cleared (0), the card clock operation is
defined by CCR bits AC2–AC0.
Bit 3: Synchronous Clock (SC). For a synchronous
card, the card clock is controlled by software manipu-
lation of this SC, and the contact CLKx is the copy of
the value in this bit. In synchronous transmit mode, a
write to the UTR results in the least significant bit (LSb)
of the data written to the UTR being driven out on the
16
Address 00h
Address 01h
0011 = DS8007 revision Ax
______________________________________________________________________________________
CSR7
R-0
R-0
7
7
CSR6
R-0
R-0
6
6
CSR5
RW-0
SHL
R-1
5
5
CSR4
RW-0
CST
R-1
4
4
Clock Configuration Register (CCR)
Bits 2 to 0: Select Card Bits (SC3 to SC1). These bits
determine which IC card interface is active as shown
below. Only one bit should be active at any time, and
no card is selected after reset (i.e., SC3–SC1 = 000b).
Other combinations are invalid.
I/Ox pin. In synchronous receive mode, the state of the
I/Ox pin can be read from the LSb of the URR.
Bits 2 to 0: Alternating Clock Select (AC2 to AC0).
These bits select the frequency of the clock provided to
the active card interface and to the UART for the ele-
mentary time unit (ETU) generation as shown below. All
frequency changes are synchronous so that there are
no spikes or unwanted pulse widths during transitions.
f
INT
000 = No card is selected.
001 = Card A is selected.
010 = Card B is selected.
100 = AUX card interface is selected.
AC2–AC0
000 = f
001 = f
010 = f
011 = f
1xx = f
is the frequency of the internal oscillator.
RW-0
RW-0
RIU
SC
INT
XTAL
XTAL
XTAL
XTAL
3
3
Card Select Register (CSR)
/ 2
/ 2
/ 4
/ 8
RW-0
RW-0
SC3
AC2
2
2
RW-0
RW-0
SC2
AC1
1
1
RW-0
RW-0
AC0
SC1
0
0

Related parts for DS8007