HMP41GF7MMP8C Hynix Semiconductor, HMP41GF7MMP8C Datasheet - Page 18

no-image

HMP41GF7MMP8C

Manufacturer Part Number
HMP41GF7MMP8C
Description
240pin Fully Buffered Ddr2 Sdram Dimms
Manufacturer
Hynix Semiconductor
Datasheet
IDD Specification and Conditions
I
Rev 0.1 / May 2008
DD
Idle_0
Idle_1
Idle_2
Active_1
Active_2
L0s
Training
(for AMB spec, not in SPD)
Meauarement Conditions
Symbol
Idle Current, single or last DIMML0 state, idle (0 BW)Primary channel enabled, Sec-
ondary Channel DisabledCKE high. Command and address lines stable.DRAM clock
active.
Idle Current, first DIMML0 state, idle (0 BW)Primary and Secondary channels
enabledCKE high. Command and address lines stable. DRAM clock active.
Idle Current, DRAM power downL0 state, idle (0 BW)Primary and Secondary chan-
nels enabledCKE low. Command and address lines floated.DRAM clock active, ODT
and CKE driven low.
Active PowerL0 state.50% DRAM BW, 67% read, 33% write.Primary and Secondary
channels enabled. DRAM clock active, CKE high.
Active Power, data pass throughL0 state.50% DRAM BW to downstream DIMM, 67%
read, 33% write.Primary and Secondary channels enabledCKE high. Command and
address lines stable.DRAM clock active.
Channel StandbyAverage power over 42 frames where the channel enters and exits
L0sDRAMs Idle (0 BW).CKE low. Command and address lines floated.Dram clocks
active, ODE and CKE driven low.
Training Primary and Secondary channels enabled.100% toggle on all channels
lanes.DRAMs idle (0 BW).CKE high. Command and address lines stable.DRAM clock
active.
1
240pin Fully Buffered DDR2 SDRAM DIMMs
Conditions
18

Related parts for HMP41GF7MMP8C