MAX3890ECB Maxim, MAX3890ECB Datasheet - Page 6

no-image

MAX3890ECB

Manufacturer Part Number
MAX3890ECB
Description
+3.3V / 2.5Gbps / SDH/SONET 16:1 Serializer with Clock Synthesis and LVDS Inputs
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX3890ECB
Manufacturer:
DSP
Quantity:
490
Part Number:
MAX3890ECB
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX3890ECB+
Manufacturer:
MAXIM
Quantity:
1 001
Part Number:
MAX3890ECB+D
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX3890ECB+TD
Manufacturer:
RENESAS
Quantity:
560
Part Number:
MAX3890ECB+TD
Manufacturer:
Maxim Integrated
Quantity:
10 000
+3.3V, 2.5Gbps, SDH/SONET 16:1 Serializer
with Clock Synthesis and LVDS Inputs
The MAX3890 converts 16-bit-wide, 155Mbps data to
2.5Gbps serial data (Figure 1). It is composed of a 16-
bit parallel input register, a 16-bit shift register, control
and timing logic, PECL output buffers, LVDS input/out-
put buffers, and a frequency-synthesizing PLL (consist-
ing of a phase/frequency detector, loop filter/amplifier,
voltage-controlled oscillator (VCO), and prescaler).
The PLL synthesizes an internal 2.5Gbps reference
used to clock the output shift register. This clock is
generated by locking onto the external 155.52MHz,
77.76MHz, 51.84MHz, or 38.88MHz reference-clock
signal (RCLK).
The incoming parallel data is clocked into the
MAX3890 on the rising transition of the parallel-clock-
input signal (PCLKI). Proper operation is ensured if the
parallel input register is latched within a window of time
Figure 1. Functional Diagram
6
_______________Detailed Description
PCLKI+
RCLKI+
PDI15+
PDI15-
PCLKI-
RCLKI-
PDI1+
PDI0+
PDI1-
PDI0-
_______________________________________________________________________________________
LVDS
LVDS
LVDS
LVDS
LVDS
PLL
PHASE/FREQ
DETECT
PARALLEL
REGISTER
16-BIT
INPUT
PRESCALER
FIL+ FIL-CLKSET
FILTER
VCO
PCLKO+ PCLKO-
(t
clock-output signal (PCLKO). PCLKO is the synthe-
sized 2.5Gbps internal serial-clock signal divided by
16. The allowable PCLKO-to-PCLKI skew is 0 to +4ns.
This defines a timing window after the PCLKO rising
edge, during which a PCLKI rising edge may occur
(Figure 2).
The MAX3890 is designed to allow system loopback test-
ing. The loopback outputs (SLBO+, SLBO-) of the
MAX3890 may be directly connected to the loopback
inputs of a deserializer (such as the MAX3880) for system
diagnostics. To enable the SLBO outputs, apply a TTL
logic-high signal to the SOS input. Note: The same signal
that controls the SOS enable input may also be used to
control the SIS enable input on the MAX3880.
SKEW
DIVIDE
BY 16
LVDS
) that is defined with respect to the parallel-
SHIFT
LATCH
REGISTER
16-BIT
SHIFT
MAX3890
System Loopback
PECL
PECL
CML
SOS
SDO+
SDO-
SLBO+
SLBO-
SCLKO+
SCLKO-

Related parts for MAX3890ECB