fin210ac Fairchild Semiconductor, fin210ac Datasheet - Page 2

no-image

fin210ac

Manufacturer Part Number
fin210ac
Description
?serdes Fin210ac 10-bit Serializer / Deserializer Supporting Cameras And Small Displays Up To 48mhz
Manufacturer
Fairchild Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
fin210acGFX
Manufacturer:
Fairchild Semiconductor
Quantity:
10 000
FIN210AC (Serializer DIRI=1) Pin Descriptions
Note:
1.
FIN210AC (Serializer DIRI=1) Pin Configurations
© 2009 Fairchild Semiconductor Corporation
FIN210AC • Rev. 1.0.1
DIRI
CTL_ADJ
S0
S1
PLL0
PLL1
CKREF
STROBE
DP[1:10]
CKSO+
CKSO-
DSO+
DSO-
CKSI+
CKSI-
CKP
/DIRO
VDDP
VDDS
VDDA
GND
N/C
G
A
B
C
D
E
F
Pin Name
42-Ball BGA, 3.5 x 4.5mm, .5mm pitch (Top View)
0=GND; 1=VDDP
DP[10]
DP[4]
DP[6]
DP[8]
GND
CKP
N/C
1
DP[2]
DP[5]
DP[7]
DP[9]
GND
N/C
N/C
2
Control to determine serializer or deserializer configuration.
Adjusts CTL drive to compensate for environmental conditions
and length.
Configure frequency range for the PLL.
Configure frequency range for the PLL.
Divide or adjust the serial frequency.
Divide or adjust the serial frequency.
LV-CMOS clock input and PLL reference.
LV-CMOS strobe input for latching data (DP [1:12]) into the serializer on the rising edge.
LV-CMOS parallel data input. (GND input if not used)
CTL Differential serializer output bit clock.
CKSO+: Positive signal; CKSO-: Negative signal.
CTL Differential serial output data signals.
DSO+: Positive signal; DSO-: Negative signal.
CTL Differential deserializer input bit clock.
CKSI+: Positive signal; CKSI-: Negative signal.
LV-CMOS word clock output or Pixel clock output.
LV-CMOS output, Inversion of DIRI in normal operation. Can be used to drive the DIRI
signal of the deserializer where the interface needs to be turned around.
Power supply for parallel I/O. (All VDDP pins must be connected to VDDP)
Power supply for serial I/O.
Power supply for core.
All GND pins must be connected to ground. BGA: all GND pads. MLP: Pin 29 & GND PAD must be grounded.
No connect. (Do not connect to GND or VDD)
VDDP
DP[1]
DP[3]
PLL1
GND
GND
N/C
3
Figure 2. FIN210AC (Serializer DIRI=1) Pin Assignments (Top View)
CTL_ADJ
VDDS
VDDA
PLL0
GND
N/C
N/C
4
STROBE
CKSO+
CKSI+
DSO-
N/C
N/C
S1
5
CKREF
CKSO -
/DIRO
DSO+
CKSI-
DIRI
S0
6
VDDP
DP[4]
DP[5] 2
DP[6]
DP[7] 6
DP[8] 7
DP[9] 8
2
CKP 5
Description
32-pin MLP, 5 x 5mm, .5mm pitch (Top View)
1
3
4
0 Deserializer
1 Serializer
0 Low drive (low power)
1 High drive (high power)
No connect unless in “clock pass-through” mode.
No connect unless in “clock pass-through” mode.
See Table 1 Serializer (DIRI=1) Control Pin.
See Table 1 Serializer (DIRI=1) Control Pin.
See Table 1 Serializer (DIRI=1) Control Pin.
See Table 1 Serializer (DIRI=1) Control Pin.
(Center pad must be grounded)
SERIALIZER
GND PAD
No connect if not used.
www.fairchildsemi.com
24
22
17
23
21
20
19
18
CKSO+
CKSO-
DSO+
DSO-
CKSI-
CKSI+
DIRI
VDDS

Related parts for fin210ac