at93c46w-10su-2.7 ATMEL Corporation, at93c46w-10su-2.7 Datasheet - Page 6

no-image

at93c46w-10su-2.7

Manufacturer Part Number
at93c46w-10su-2.7
Description
Three-wire Serial Eeprom 1k 128 X 8 Or 64 X 16
Manufacturer
ATMEL Corporation
Datasheet
Timing Diagrams
Figure 2. Synchronous Data Timing
Note:
6
1. This is the minimum SK period.
AT93C46
ERASE ALL (ERAL): The Erase All (ERAL) instruction programs every bit in the mem-
ory array to the logic “1” state and is primarily used for testing purposes. The DO pin
outputs the Ready/Busy status of the part if CS is brought high after being kept low for a
minimum of 250 ns (t
WRITE ALL (WRAL): The Write All (WRAL) instruction programs all memory locations
with the data patterns specified in the instruction. The DO pin outputs the Ready/Busy
status of the part if CS is brought high after being kept low for a minimum of 250 ns (t
The WRAL instruction is valid only at V
ERASE/WRITE DISABLE (EWDS): To protect against accidental data disturb, the
Erase/Write Disable (EWDS) instruction disables all programming modes and should be
executed after all programming operations. The operation of the Read instruction is
independent of both the EWEN and EWDS instructions and can be executed at any
time.
Table 6. Organization Key for Timing Diagrams
I/O
A
D
N
N
CS
). The ERAL instruction is valid only at V
µs
x 8
D
A
6
7
AT93C46 (1K)
CC
= 5.0V ± 10%.
x 16
D
A
15
5
CC
= 5.0V ± 10%.
5140B–SEEPR–2/07
CS
).

Related parts for at93c46w-10su-2.7