psd813f2v STMicroelectronics, psd813f2v Datasheet - Page 92

no-image

psd813f2v

Manufacturer Part Number
psd813f2v
Description
Flash In-system Programmable Isp Peripherals For8-bits Mcus, 3v
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
psd813f2v-A-15J
Manufacturer:
STMicroelectronics
Quantity:
500
Part Number:
psd813f2v-A-15J
Manufacturer:
ST
0
Part Number:
psd813f2v-A-15JI
Manufacturer:
STMicroelectronics
Quantity:
800
Part Number:
psd813f2v-A-15JI
Manufacturer:
ST
0
Part Number:
psd813f2v-A-20MI
Manufacturer:
ST
0
Part Number:
psd813f2v-A-20UI
Manufacturer:
WSI
Quantity:
24
Part Number:
psd813f2v-A-20UI
Manufacturer:
ST
0
Part Number:
psd813f2v-A20UI
Manufacturer:
ST
0
Part Number:
psd813f2vA-15J
Manufacturer:
STMicroelectronics
Quantity:
1 800
Part Number:
psd813f2vA-20MI
Manufacturer:
STMicroelectronics
Quantity:
135
PSD813F2V, PSD854F2V
Table 58. WRITE Timing (3V devices)
Note: 1. Any input used to select an internal PSD function.
Table 59. Program, WRITE and Erase Times (5V devices)
Note: 1. Programmed to all zero before erase.
92/109
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Symbol
LVLX
AVLX
LXAX
AVWL
SLWL
DVWH
WHDX
WLWH
WHAX1
WHAX2
WHPV
DVMV
AVPV
WLMV
WHQV3
WHQV2
WHQV1
WHWLO
Q7VQV
Symbol
2. In multiplexed mode, latched address generated from ADIO delay to address output on any port.
3. WR has the same timing as E, LDS, UDS, WRL, and WRH signals.
4. Assuming data is stable before active WRITE signal.
5. Assuming WRITE is active before data becomes valid.
6. TWHAX2 is the address hold time for DPLD inputs that are used to generate Sector Select signals for internal PSD memory.
2. The polling status, DQ7, is valid tQ7VQV time units before the data byte, DQ0-DQ7, is valid for reading.
ALE or AS Pulse Width
Address Setup Time
Address Hold Time
Address Valid to Leading
Edge of WR
CS Valid to Leading Edge of WR
WR Data Setup Time
WR Data Hold Time
WR Pulse Width
Trailing Edge of WR to Address Invalid
Trailing Edge of WR to DPLD Address
Invalid
Trailing Edge of WR to Port Output
Valid Using I/O Port Data Register
Data Valid to Port Output Valid
Using Macrocell Register Preset/Clear
Address Input Valid to Address
Output Delay
WR Valid to Port Output Valid Using
Macrocell Register Preset/Clear
Flash Program
Flash Bulk Erase
Flash Bulk Erase (not pre-programmed)
Sector Erase (pre-programmed)
Sector Erase (not pre-programmed)
Byte Program
Program / Erase Cycles (per Sector)
Sector Erase Time-Out
DQ7 Valid to Output (DQ7-DQ0) Valid (Data Polling)
Parameter
1
(pre-programmed)
Parameter
Doc ID 10552 Rev 3
Conditions
(Notes
(Notes
(Notes
(Note
(Note
(Note
(Note
(Note
(Note
(Note
(Note
(Note
(Note
3,6
1,3
3,5
3,4
1
1
3
3
3
3
3
3
2
)
)
)
)
)
)
)
)
)
2
)
)
)
)
100,000
Min Max Min Max Min Max
26
17
17
45
46
10
Min.
9
9
7
0
-12
33
70
33
70
26
10
12
20
20
45
48
12
Typ.
100
8
0
8.5
2.2
14
3
5
1
-15
35
70
35
70
Max.
1200
30
12
14
25
25
50
10
53
17
30
30
30
0
-20
40
80
40
80
cycles
Unit
µs
ns
µs
s
s
s
s
s
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for psd813f2v