k4s560432d Samsung Semiconductor, Inc., k4s560432d Datasheet - Page 3

no-image

k4s560432d

Manufacturer Part Number
k4s560432d
Description
16m X 4bit X 4 Banks Synchronous Dram Lvttl
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4s560432d-TC75
Manufacturer:
AMD
Quantity:
40
K4S560432D
16M x 4Bit x 4 Banks Synchronous DRAM
FEATURES
• JEDEC standard 3.3V power supply
• LVTTL compatible with multiplexed address
• Four banks operation
• MRS cycle with address key programs
• All inputs are sampled at the positive going edge of the system
• Burst read single-bit write operation
• DQM for masking
• Auto & self refresh
• 64ms refresh period (8K Cycle)
FUNCTIONAL BLOCK DIAGRAM
clock.
-. CAS latency (2 & 3)
-. Burst length (1, 2, 4, 8 & Full page)
-. Burst type (Sequential & Interleave)
ADD
CLK
LCKE
CLK
* Samsung Electronics reserves the right to change products or specification without notice.
LRAS
CKE
Bank Select
LCBR
CS
LWE
RAS
Timing Register
LCAS
CAS
GENERAL DESCRIPTION
Dynamic RAM organized as 4 x 16,785,216 words by 4bits, fabri-
cated with SAMSUNG's high performance CMOS technology. Syn-
chronous design allows precise cycle control with the use of
system clock I/O transactions are possible on every clock cycle.
Range of operating frequencies, programmable burst length and
programmable latencies allow the same device to be useful for a
variety of high bandwidth, high performance memory system appli-
cations.
ORDERING INFORMATION
The K4S560432D is 268,435,456 bits synchronous high data rate
K4S560432D-TC/L7C
K4S560432D-TC/L75
K4S560432D-TC/L1H
K4S560432D-TC/L1L
Latency & Burst Length
Programming Register
WE
Data Input Register
Column Decoder
16M x 4
16M x 4
16M x 4
16M x 4
Part No.
L(U)DQM
LWCBR
133MHz(CL=2)
133MHz(CL=3)
100MHz(CL=2)
100MHz(CL=3)
Max Freq.
Rev. 0.0 Jan. 2002
CMOS SDRAM
LDQM
Interface Package
LVTTL
LWE
LDQM
DQi
TSOP(II)
54pin

Related parts for k4s560432d