X1227 Xicor, X1227 Datasheet - Page 6

no-image

X1227

Manufacturer Part Number
X1227
Description
Real Time Clock/Calendar/CPU Supervisor with EEPROM
Manufacturer
Xicor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X1227
Manufacturer:
XICRO
Quantity:
20 000
Part Number:
X1227S8I
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1227S8I-2.7A
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1227S8IZ-2.7A
Manufacturer:
XICOR
Quantity:
20 000
X1227
until the part powers up again. Writes to WEL bit do
not cause a nonvolatile write cycle, so the device is
ready for the next operation immediately after the stop
condition.
RTCF: Real Time Clock Fail Bit—Volatile
This bit is set to a ‘1’ after a total power failure. This is
a read only bit that is set by hardware (X1227 inter-
nally) when the device powers up after having lost all
power to the device. The bit is set regardless of
whether V
one of the supplies does not result in setting the RTCF
bit. The first valid write to the RTC after a complete
power failure (writing one byte is sufficient) resets the
RTCF bit to ‘0’.
Unused Bits:
This device does not use bits 3 or 4 in the SR, but
must have a zero in these bit positions. The Data Byte
output during a SR read will contain zeros in these bit
locations.
CONTROL REGISTERS
The Control Bits and Registers, described under this
section, are nonvolatile.
Block Protect Bits—BP2, BP1, BP0
The Block Protect Bits, BP2, BP1 and BP0, determine
which blocks of the array are write protected. A write to a
protected block of memory is ignored. The block protect
bits will prevent write operations to one of eight segments
of the array. The partitions are described in Table 3 .
Table 3. Block Protect Bits
REV 1.1.20 1/13/03
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
CC
0
1
0
1
0
1
0
1
or V
Protected Addresses
BACK
None (Default)
180
100
000
000
000
000
000
is applied first. The loss of only
X1227
h
h
h
h
h
h
h
– 1FF
– 1FF
– 1FF
– 0FF
– 1FF
– 03F
– 07F
h
h
h
h
h
h
h
Array Lock
First 2 pgs
First 4 pgs
First 8 pgs
First Page
Upper 1/4
Upper 1/2
Full Array
None
www.xicor.com
Watchdog Timer Control Bits—WD1, WD0
The bits WD1 and WD0 control the period of the
Watchdog Timer. See Table 4 for options.
Table 4. Watchdog Timer Time-Out Options
ON-CHIP OSCILLATOR COMPENSATION
Digital Trimming Register (DTR) — DTR2, DTR1
and DTR0 (Non-Volatile)
The digital trimming Bits DTR2, DTR1 and DTR0
adjust the number of counts per second and average
the ppm error to achieve better accuracy.
DTR2 is a sign bit. DTR2=0 means frequency
compensation is > 0. DTR2=1 means frequency
compensation is < 0.
DTR1 and DTR0 are scale bits. DTR1 gives 10 ppm
adjustment and DTR0 gives 20 ppm adjustment.
A range from -30ppm to +30ppm can be represented
by using three bits above.
Table 5. Digital Trimming Registers
WD1 WD0
DTR2
0
0
1
1
0
0
0
0
1
1
1
1
DTR Register
0
1
0
1
DTR1
0
1
0
1
0
1
0
1
Characteristics subject to change without notice.
1.75 seconds (Factory Default)
Watchdog Time-Out Period
DTR0
0
0
1
1
0
0
1
1
750 milliseconds
250 milliseconds
Disabled
Estimated frequency
0 (Default)
PPM
+10
+20
+30
-10
-20
-30
0
6 of 28

Related parts for X1227