85108AGILFT IDT, 85108AGILFT Datasheet - Page 5

no-image

85108AGILFT

Manufacturer Part Number
85108AGILFT
Description
Clock Drivers & Distribution DIFFERENTIAL CLOCK
Manufacturer
IDT
Datasheet

Specifications of 85108AGILFT

Rohs
yes
Part # Aliases
ICS85108AGILFT
Additive Phase Jitter
The spectral purity in a band at a specific offset from the fundamental
compared to the power of the fundamental is called the dBc Phase
Noise. This value is normally expressed using a Phase noise plot
and is most often the specified plot in many applications. Phase noise
is defined as the ratio of the noise power present in a 1Hz band at a
specified offset from the fundamental frequency to the power value of
the fundamental. This ratio is expressed in decibels (dBm) or a ratio
As with most timing specifications, phase noise measurements hase
issues relating to the limitations of the equipment. Often the noise
floor of the equipment is higher than the noise floor of the device. This
ICS85108I Data Sheet
ICS85108AGI REVISION A OCTOBER 23, 2009
Offset from Carrier Frequency (Hz)
LOW SKEW, 1-TO-8, DIFFERENTIAL-TO-0.7V HCSL CLOCK DISTRIBUTION CHIP
5
of the power in the 1Hz band to the power in the fundamental. When
the required offset is specified, the phase noise is called a dBc value,
which simply means dBm at a specified offset from the fundamental.
By investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the entire
time record of the signal. It is mathematically possible to calculate an
expected bit error rate given a phase noise plot.
is illustrated above. The device meets the noise floor of what is
shown, but can actually be lower. The phase noise is dependent on
the input source and measurement equipment.
12kHz to 20MHz = 0.09ps (typical)
Additive Phase Jitter @ 250MHz
©2009 Integrated Device Technology, Inc.

Related parts for 85108AGILFT