MC10XS3435DPNA Freescale Semiconductor, MC10XS3435DPNA Datasheet - Page 24

no-image

MC10XS3435DPNA

Manufacturer Part Number
MC10XS3435DPNA
Description
IC SWITCH HIGH SIDE QUAD 24QFN
Manufacturer
Freescale Semiconductor
Type
High Side Switchr
Datasheet

Specifications of MC10XS3435DPNA

Number Of Outputs
4
Rds (on)
2 x 10 mOhm, 2 x 35 mOhm
Internal Switch(s)
Yes
Current Limit
5A
Voltage - Input
4 ~ 28 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
24-PQFN, 24-PowerQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
low-voltage automotive lighting applications. Its four low
R
four separate 55 W / 28 W bulbs and/or Xenon modules.
using a 16-bit SPI interface. Its output with selectable slew-
rate improves electromagnetic compatibility (EMC) behavior.
OUTPUT CURRENT MONITORING (CSNS)
the designated HS0 : HS3 output or a voltage proportional to
the temperature on the GND flag. That current is fed into a
ground-referenced resistor (2.5 kΩ typical) and its voltage is
monitored by an MCU's A/D. The output type is selected via
the SPI. This pin can be tri-stated through the SPI.
DIRECT INPUTS (IN0, IN1, IN2, IN3)
input pins are also used to directly control HS0 : HS3 high side
output pins. In case of the outputs are controlled by PWM
module, the external PWM clock is applied to IN0 pin. These
pins are to be driven with CMOS levels, and they have a
passive internal pull-down, R
FAULT STATUS (FS)
external pull-up resistor to V
fault condition is detected, this pin is active LOW. Specific
device diagnostics and faults are reported via the SPI SO pin.
WAKE
protects this pin from high damaging voltages with a series
resistor (10 kΩ typ). This input has a passive internal pull-
down, R
RESET (RST)
the device configuration and fault registers, as well as place
the device in a low-current sleep mode. The pin also starts
the watchdog timer when transitioning from logic [0] to
logic [1]. This pin has a passive internal pull-down, R
CHIP SELECT (CS)
microcontroller (MCU). When this pin is in a logic [0] state,
24
10XS3435
FUNCTIONAL DESCRIPTION
INTRODUCTION
DS(ON)
The 10XS3435 is one in a family of devices designed for
Programming, control and diagnostics are accomplished
The Current Sense pin provides a current proportional to
Each IN input wakes the device. The IN0 : IN3 high side
This pin is an open drain configured output requiring an
The wake input wakes the device. An internal clamp
The reset input wakes the device. This is used to initialize
The
CS
DWN
MOSFETs (dual 10 mΩ, dual 35 mΩ) can control
pin enables communication with the master
.
DD
DWN
for fault reporting. If a device
.
FUNCTIONAL DESCRIPTION
FUNCTIONAL PIN DESCRIPTION
DWN
INTRODUCTION
.
Additionally, each output has its own parallel input or SPI
control for pulse-width modulation (PWM) control if desired.
The 10XS3435 allows the user to program via the SPI the
fault current trip levels and duration of acceptable lamp
inrush. The device has fail-safe mode to provide fail-safe
functionality of the outputs in case of MCU damaged.
the device is capable of transferring information to, and
receiving information from, the MCU. The 10XS3435 latches
in data from the Input Shift registers to the addressed
registers on the rising edge of
information from the power output to the Shift register on the
falling edge of
is logic [0].
state only when SCLK is a logic [0].
pull-up from V
SERIAL CLOCK (SCLK)
10XS3435 device. The serial input (SI) pin accepts data into
the input shift register on the falling edge of the SCLK signal
while the serial output (SO) pin shifts data information out of
the SO line driver on the rising edge of the SCLK signal. It is
important the SCLK pin be in a logic low state whenever
makes any transition. For this reason, it is recommended the
SCLK pin be in a logic [0] whenever the device is not
accessed (
pull-down. When
pins are ignored and SO is tri-stated (high-impedance) (see
Figure
down, I
SERIAL INPUT (SI)
Each SI bit is read on the falling edge of SCLK. A 16-bit
stream of serial data is required on the SI pin, starting with
D15 (MSB) to D0 (LSB). The internal registers of the
10XS3435 are configured and controlled using a 5-bit
addressing scheme described in
addressing and configuration are described in
page 35. SI input has an active internal pull-down, I
DIGITAL DRAIN VOLTAGE (VDD)
power to the SPI circuit. In the event V
the device goes to Fail-safe mode.
The SCLK pin clocks the internal shift registers of the
This is a serial interface (SI) command data input pin.
This pin is an external voltage input pin used to supply
10, page 27). SCLK input has an active internal pull-
DWN
CS
CS
.
DD
CS
logic [1] state). SCLK has an active internal
should transition from a logic [1] to a logic [0]
, I
. The SO output driver is enabled when
CS
UP
.
is logic [1], signals at the SCLK and SI
Analog Integrated Circuit Device Data
CS
. The device transfers status
Table
Freescale Semiconductor
CS
DD
has an active internal
10, page 35. Register
is lost (V
Table
DD
DWN
Failure),
11,
.
CS
CS

Related parts for MC10XS3435DPNA