IDT72V51433L7-5BB8 IDT, Integrated Device Technology Inc, IDT72V51433L7-5BB8 Datasheet - Page 41

no-image

IDT72V51433L7-5BB8

Manufacturer Part Number
IDT72V51433L7-5BB8
Description
IC FLOW CTRL MULTI QUEUE 256-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT72V51433L7-5BB8

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V51433L7-5BB8
Cycle:
*A*
*AA* Queue 4 of Device 5 is selected for read operations.
*B*
*BB* Word, Wa+1 is read from Qn of D5, due to FWFT operation.
*C*
*CC* Word, Wy from the newly selected queue, Q4 will be read out due to FWFT operation.
*D*
*DD* The PAEn bus changes control to D5, the PAEn outputs of D5 go to Low-Impedance and sector 2 is placed onto the outputs. The device of the previously selected
*E*
*EE* Word, Wy+2 is read from Q4 of D5.
*F*
*FF* The PAEn bus updates to show that Q4 of D5 is almost empty based on the reading out of word, Wy+1.
IDT72V51433/72V51443/72V51453 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(16 QUEUES) 18 BIT WIDE CONFIGURATION 589,824, 1,179,648 and 2,359,296 bits
Device 5 PAEn
Device 5 PAE
Device 5 -Qn
Queue 4 of Device 5 is selected for write operations.
Word, Wp is written into the previously selected queue.
A sector from another device has control of the PAEn bus.
The discrete PAE output of device 5 is currently in High-Impedance and the PAE active flag is controlled by the previously selected device.
Word Wp+1 is written into the previously selected queue.
Word, Wn is written into the newly selected queue, Q4 of D5. This write will cause the PAE flag on the read port to go from LOW to HIGH (not almost empty) after time,
t
Sector 2 of Device 5 is selected on the PAEn bus. Q4 of device 5 will therefore have is PAE status output on PAE[0]. There is a single RCLK cycle latency before
the PAEn bus changes to the new selection.
Queue 8 of Device 3 is selected for write operations.
Word Wn+1 is written into Q4 of D5.
sector now places its PAEn outputs into High-Impedance to prevent bus contention. Word, Wy+1 is read from Q4 of D5.
The discrete PAE flag will go HIGH to show that Q4 of D5 is not almost empty. Q4 of device 5 will have its PAE status output on PAE[0].
No writes occur.
Sector 1 of device 4 is selected on the write port for the PAFn bus.
Word, Wx is written into Q8 of D3.
The discrete PAE flag goes LOW to show that Q4 of D5 is almost empty based on the reading of Wy+1.
SKEW3
Prev PAEn
Bus PAEn
WADEN
WRADD
RADEN
RDADD
WCLK
FSTR
ESTR
+ RCLK + t
RCLK
REN
WEN
Dn
RAE
D5 Qn
Wa
(if t
t
t
QS
ENS
t
AS
SKEW3
t
QS
100 0100
D5Q4
Previous value loaded on to PAE bus
Previous value loaded on to PAE bus
D5 Qn Status
t
AS
Wp
is violated one extra RCLK cycle will be added.
*A*
Writes to Previous Q
100 00100
D5Q4
*AA*
t
t
AH
QH
t
AH
t
t
DS
QH
Wp+1
*B*
1
Figure 24. PAE n - Direct Mode, Flag Operation
*BB*
t
DH
t
A
t
t
DS
STS
t
AS
D5 Q4
*C*
2
Wn
101 xxxx1
D5 Sect 2
Wa+1
D5 Qn
*CC*
t
DH
t
SKEW3
1
t
41
t
A
QS
t
AS
t
t
011 01000
t
AH
RAE
STH
t
ENS
D3Q8
Wn+1
D5Q4
D5 Q4
status
t
PAEZL
*D*
Wy
D5 Q4
*DD*
t
t
AH
QH
t
2
t
ENH
A
t
t
RAE
PAEHZ
*E*
Wy+1
D5 Q4
*EE*
t
D5 Sect 2
STS
t
t
xxxx xxx1
ENS
D5 Sect 2
A
xxxx xxx1
t
AS
100 xxx0
D4 Sect 1
Wx
D3 Q8
COMMERCIAL AND INDUSTRIAL
*F*
Wy+2
D5 Q4
*FF*
t
AH
t
TEMPERATURE RANGES
t
STH
t
ENH
A
t
PAE
t
ENH
t
RAE
xxxx xxx0
D5 Sect 2
D5 Sect 2
xxxx xxx0
Wy+3
D5 Q4
5939 drw26

Related parts for IDT72V51433L7-5BB8