AT80C51RD2-RLRUM Atmel, AT80C51RD2-RLRUM Datasheet - Page 10

IC MCU 80C51 HI PERFORM 44VQFP

AT80C51RD2-RLRUM

Manufacturer Part Number
AT80C51RD2-RLRUM
Description
IC MCU 80C51 HI PERFORM 44VQFP
Manufacturer
Atmel
Series
80Cr
Datasheet

Specifications of AT80C51RD2-RLRUM

Core Processor
8051
Core Size
8-Bit
Speed
40MHz
Connectivity
UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-TQFP, 44-VQFP
Processor Series
AT80x
Core
8051
Data Bus Width
8 bit
Data Ram Size
1280 B
Interface Type
UART, SPI
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT80C51RD2-RLRUM
Manufacturer:
NXP
Quantity:
8 243
Part Number:
AT80C51RD2-RLRUM
Manufacturer:
Atmel
Quantity:
10 000
Figure 6-2.
10
AT80C51RD2
XTAL1
XTAL1:2
X2 Bit
CPU Block
Mode Switching Waveforms
STD Mode
The X2 bit in the CKCON0 register (see Table 6-1) allows to switch from 12 clock periods per
instruction to 6 clock periods and vice versa. At reset, the speed is set according to X2 bit of
Hardware Config Byte (HCB). By default, Standard mode is activated. Setting the X2 bit acti-
vates the X2 feature (X2 mode).
The T0X2, T1X2, T2X2, UARTX2, PCAX2 and WDX2 bits in the CKCON0 register
allow to switch from standard peripheral speed (12 clock periods per peripheral clock cycle) to
fast peripheral speed (6 clock periods per peripheral clock cycle). These bits are active only in
X2 mode.
Table 6-1.
CKCON0 - Clock Control Register (8Fh)
Number
Bit
7
6
7
-
Mnemonic
CKCON0 Register
WDX2
WDX2
Bit
6
-
Description
Reserved
Do not set this bit.
Watchdog clock (This control bit is validated when the CPU clock X2 is set; when X2
is low, this bit has no effect).
Cleared to select 6 clock periods per peripheral clock cycle.
Set to select 12 clock periods per peripheral clock cycle.
PCAX2
5
F
OSC
X2 Mode
SIX2
4
T2X2
3
T1X2
2
STD Mode
T0X2
1
4113D–8051–01/09
(Table
X2
0
6-1)

Related parts for AT80C51RD2-RLRUM