ATTINY84V-10MUR Atmel, ATTINY84V-10MUR Datasheet - Page 117

MCU AVR 8KB FLASH 10MHZ 20QFN

ATTINY84V-10MUR

Manufacturer Part Number
ATTINY84V-10MUR
Description
MCU AVR 8KB FLASH 10MHZ 20QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY84V-10MUR

Core Processor
AVR
Core Size
8-Bit
Speed
10MHz
Connectivity
USI
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
12
Program Memory Size
8KB (4K x 16)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
14. USI – Universal Serial Interface
14.1
14.2
8006K–AVR–10/10
Features
Overview
The Universal Serial Interface (USI), provides the basic hardware resources needed for serial
communication. Combined with a minimum of control software, the USI allows significantly
higher transfer rates and uses less code space than solutions based on software only. Interrupts
are included to minimize the processor load.
A simplified block diagram of the USI is shown in
refer to
listed in the
Figure 14-1. Universal Serial Interface, Block Diagram
The 8-bit USI Data Register (USIDR) contains the incoming and outgoing data. It is directly
accessible via the data bus but a copy of the contents is also placed in the USI Buffer Register
(USIBR) where it can be retrieved later. If reading the USI Data Register directly, the register
must be read as quickly as possible to ensure that no data is lost.
The most significant bit of the USI Data Register is connected to one of two output pins (depend-
ing on the mode configuration, see
transparent latch between the output of the USI Data Register and the output pin, which delays
Two-wire Synchronous Data Transfer (Master or Slave)
Three-wire Synchronous Data Transfer (Master or Slave)
Data Received Interrupt
Wakeup from Idle Mode
In Two-wire Mode: Wake-up from All Sleep Modes, Including Power-down Mode
Two-wire Start Condition Detector with Interrupt Capability
“Pinout ATtiny24/44/84” on page
“Register Descriptions” on page
USIDR
USICR
USIDB
USISR
2
4-bit Counter
“USICR – USI Control Register” on page
3
2
1
0
3
2
1
0
D Q
LE
2. Device-specific I/O Register and bit locations are
124.
[1]
TIM0 COMP
Figure 14-1
0
1
Two-wire Clock
Control Unit
For actual placement of I/O pins
ATtiny24/44/84
CLOCK
HOLD
DO
DI/SDA
USCK/SCL
126). There is a
(Output only)
(Input/Open Drain)
(Input/Open Drain)
117

Related parts for ATTINY84V-10MUR