PIC16C925-I/L Microchip Technology, PIC16C925-I/L Datasheet - Page 110

IC MCU OTP 4KX14 LCD DVR 68PLCC

PIC16C925-I/L

Manufacturer Part Number
PIC16C925-I/L
Description
IC MCU OTP 4KX14 LCD DVR 68PLCC
Manufacturer
Microchip Technology
Series
PIC® 16Cr

Specifications of PIC16C925-I/L

Core Size
8-Bit
Program Memory Size
7KB (4K x 14)
Core Processor
PIC
Speed
20MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, LCD, POR, PWM, WDT
Number Of I /o
25
Program Memory Type
OTP
Ram Size
176 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 5x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
68-PLCC
Controller Family/series
PIC16C
No. Of I/o's
25
Ram Memory Size
176Byte
Cpu Speed
20MHz
No. Of Timers
3
No. Of Pwm Channels
1
Rohs Compliant
Yes
Embedded Interface Type
I2C, SPI
Processor Series
PIC16C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
176 B
Interface Type
I2C, SPI
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
25
Number Of Timers
1 x 16 bit
Operating Supply Voltage
2.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000
Minimum Operating Temperature
- 40 C
On-chip Adc
5 bit
Data Rom Size
176 B
Height
4.06 mm
Length
24.33 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4 V
Width
24.33 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164308 - MODULE SKT FOR PM3 68PLCCDVA16XL680 - ADAPTER DEVICE FOR MPLAB-ICEAC164024 - ADAPTER PICSTART PLUS 68PLCCAC164022 - MODULE SKT PROMATEII 68PLCC
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
PIC16C925I/L

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16C925-I/L
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC16C925/926
FIGURE 12-11:
12.5.1
External interrupt on RB0/INT pin is edge triggered:
either rising if bit INTEDG (OPTION_REG<6>) is set,
or falling, if the INTEDG bit is clear. When a valid edge
appears
(INTCON<1>) is set. This interrupt can be disabled by
clearing enable bit INTE (INTCON<4>). Flag bit INTF
must be cleared in software in the Interrupt Service
Routine before re-enabling this interrupt. The INT inter-
rupt can wake-up the processor from SLEEP, if bit INTE
was set prior to going into SLEEP. The status of global
interrupt enable bit, GIE, decides whether or not the
processor branches to the interrupt vector following
wake-up. See Section 12.8 for details on SLEEP mode.
DS39544A-page 108
INT pin
INTF Flag
(INTCON<1>)
INSTRUCTION FLOW
OSC1
CLKOUT
GIE bit
(INTCON<7>)
PC
Instruction
Fetched
Instruction
Executed
Note 1: INTF flag is sampled here (every Q1).
2: Interrupt latency = 3-4 T
3: CLKOUT is available only in RC oscillator mode.
4: For minimum width of INT pulse, refer to AC specs.
5: INTF can be set any time during the Q4-Q1 cycles.
on
INT INTERRUPT
3
cycle or a 2-cycle instruction.
the
Q1
Inst (PC-1)
RB0/INT
Inst (PC)
INT PIN INTERRUPT TIMING
1
Q2
PC
Q3
4
pin,
Q4
5
CY
where T
Q1
flag
Inst (PC+1)
Inst (PC)
Q2
1
bit
CY
PC+1
= instruction cycle time. Latency is the same whether Inst (PC) is a single
Q3
INTF
Preliminary
Q4
Interrupt Latency
Q1
Dummy Cycle
Q2
12.5.2
An overflow (FFh
flag bit, TMR0IF (INTCON<2>). The interrupt can be
enabled/disabled
TMR0IE (INTCON<5>) (Section 5.0).
12.5.3
An input change on PORTB<7:4> sets flag bit RBIF
(INTCON<0>). The interrupt can be enabled/disabled
by setting/clearing enable bit, RBIE (INTCON<4>)
(Section 4.2).
PC+1
Q3
Q4
2
TMR0 INTERRUPT
PORTB INTCON CHANGE
Q1
Dummy Cycle
Inst (0004h)
Q2
by
0004h
00h) in the TMR0 register will set
Q3
setting/clearing
2001 Microchip Technology Inc.
Q4
Q1
Inst (0005h)
Q2
Inst (0004h)
0005h
enable
Q3
Q4
bit,

Related parts for PIC16C925-I/L