PIC18LF258-I/SP Microchip Technology, PIC18LF258-I/SP Datasheet - Page 197

IC MCU FLASH 16KX16 LV CAN 28DIP

PIC18LF258-I/SP

Manufacturer Part Number
PIC18LF258-I/SP
Description
IC MCU FLASH 16KX16 LV CAN 28DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18LF258-I/SP

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Oscillator Type
External
Core Processor
PIC
Speed
40MHz
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
22
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 5x10b
Operating Temperature
-40°C ~ 85°C
Package / Case
28-DIP (0.300", 7.62mm)
Controller Family/series
PIC18
No. Of I/o's
22
Eeprom Memory Size
256Byte
Ram Memory Size
1536Byte
Cpu Speed
40MHz
No.
RoHS Compliant
Processor Series
PIC18LF
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1.5 KB
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
22
Number Of Timers
4 bit
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, DM163011, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
5 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18LF258-I/SP
Manufacturer:
Microchip Technology
Quantity:
135
18.3.2
Once Synchronous Master mode is selected, reception
is enabled by setting either enable bit SREN (RCSTA
register) or enable bit CREN (RCSTA register). Data is
sampled on the RC7/RX/DT pin on the falling edge of
the clock. If enable bit SREN is set, only a single word
is received. If enable bit CREN is set, the reception is
continuous until CREN is cleared. If both bits are set,
then CREN takes precedence.
TABLE 18-9:
FIGURE 18-8:
© 2006 Microchip Technology Inc.
INTCON
PIR1
PIE1
IPR1
RCSTA
RCREG
TXSTA
SPBRG
Legend:
Note 1:
Name
RC7/RX/DT pin
RC6/TX/CK pin
Note: Timing diagram demonstrates Sync Master mode with bit SREN = 1 and bit BRGH = 0.
(Interrupt)
CREN bit
bit SREN
SREN bit
RCIF bit
RXREG
Write to
x = unknown, - = unimplemented, read as ‘0’. Shaded cells are not used for synchronous master reception.
These registers or register bits are not implemented on the PIC18F248 and PIC18F258 and read as ‘0’s.
Read
USART SYNCHRONOUS MASTER
RECEPTION
USART Receive Register
Baud Rate Generator Register
GIE/GIEH PEIE/GIEL TMR0IE
PSPIE
PSPIP
PSPIF
SPEN
CSRC
Bit 7
Q2
REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION
‘0’
Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
(1)
(1)
(1)
SYNCHRONOUS RECEPTION (MASTER MODE, SREN)
ADIE
ADIP
Bit 6
ADIF
RX9
TX9
bit 0
SREN
TXEN
RCIE
RCIP
RCIF
Bit 5
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
bit 1
INT0IE
CREN
SYNC
TXIE
TXIP
Bit 4
TXIF
bit 2
ADDEN
SSPIE
SSPIP
SSPIF
RBIE
Bit 3
bit 3
Steps to follow when setting up a Synchronous Master
Reception:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10. If any error occurred, clear the error by clearing
TMR0IF
CCP1IE
CCP1IP
CCP1IF
BRGH
FERR
Bit 2
Initialize the SPBRG register for the appropriate
baud rate (Section 18.1 “USART Baud Rate
Generator (BRG)”).
Enable the synchronous master serial port by
setting bits SYNC, SPEN and CSRC.
Ensure bits CREN and SREN are clear.
If interrupts are desired, set enable bit RCIE.
If 9-bit reception is desired, set bit RX9.
If a single reception is required, set bit SREN.
For continuous reception, set bit CREN.
Interrupt flag bit RCIF will be set when reception
is complete and an interrupt will be generated if
the enable bit RCIE was set.
Read the RCSTA register to get the ninth bit (if
enabled) and determine if any error occurred
during reception.
Read the 8-bit received data by reading the
RCREG register.
bit CREN.
bit 4
TMR2IF
TMR2IE
TMR2IP
INT0IF
OERR
TRMT
Bit 1
bit 5
TMR1IF
TMR1IE
TMR1IP
RX9D
TX9D
Bit 0
RBIF
bit 6
PIC18FXX8
0000 000x
0000 0000
0000 0000
1111 1111
0000 000x
0000 0000
0000 -010
0000 0000
POR, BOR
Value on
DS41159E-page 195
bit 7
Q1 Q2 Q3 Q4
0000 000u
0000 0000
0000 0000
1111 1111
0000 000u
0000 0000
0000 -010
0000 0000
Value on
all other
Resets
‘0’

Related parts for PIC18LF258-I/SP