Z8F0822PJ020EG Zilog, Z8F0822PJ020EG Datasheet - Page 110

IC ENCORE MCU FLASH 8K 28DIP

Z8F0822PJ020EG

Manufacturer Part Number
Z8F0822PJ020EG
Description
IC ENCORE MCU FLASH 8K 28DIP
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheet

Specifications of Z8F0822PJ020EG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
19
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 5x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
28-DIP (0.600", 15.24mm)
Processor Series
Z8F082xx
Core
eZ8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
19
Number Of Timers
2
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 5 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4207
Z8F0822PJ020EG
PS022517-0508
DE
1
0
1
0
Idle State
of Line
UART Interrupts
Enable signal asserts at least one UART bit period and no greater than two UART bit peri-
ods before the Start bit is transmitted. This format allows a setup time to enable the trans-
ceiver. The Driver Enable signal deasserts one system clock period after the last STOP bit
is transmitted. This one system clock delay allows both time for data to clear the trans-
ceiver before disabling it, as well as the ability to determine if another character follows
the current character. In the event of back to back characters (new data must be written to
the Transmit Data Register before the previous character is completely transmitted) the
DE signal is not deasserted between characters. The DEPOL bit in the UART Control
Register 1 sets the polarity of the Driver Enable signal.
The Driver Enable to Start bit setup time is calculated as follows:
The UART features separate interrupts for the transmitter and the receiver. In addition,
when the UART primary functionality is disabled, the BRG also functions as a basic timer
with interrupt capability.
Transmitter Interrupts
The transmitter generates a single interrupt when the Transmit Data Register Empty bit
(
transmission. The TDRE interrupt occurs after the Transmit shift register has shifted the
first bit of data out. At this point, the Transmit Data Register can be written with the next
character to send. This provides 7 bit periods of latency to load the Transmit Data Register
before the Transmit shift register completes shifting the current character. Writing to the
UART Transmit Data Register clears the
Start
TDRE
Figure 15. UART Driver Enable Signal Timing (with 1 STOP Bit and Parity)
---------------------------------------- -
Baud Rate (Hz)
) is set to 1. This indicates that the transmitter is ready to accept new data for
Bit0
lsb
1
Bit1
Bit2
DE to Start Bit Setup Time (s)
Bit3
Data Field
Bit4
TDRE
Bit5
bit to 0.
Universal Asynchronous Receiver/Transmitter
Bit6
Z8 Encore! XP
---------------------------------------- -
Baud Rate (Hz)
msb
Bit7
Product Specification
2
Parity
®
STOP Bit
F0822 Series
1
97

Related parts for Z8F0822PJ020EG