MC9S12XEQ512CAG Freescale Semiconductor, MC9S12XEQ512CAG Datasheet - Page 1065

no-image

MC9S12XEQ512CAG

Manufacturer Part Number
MC9S12XEQ512CAG
Description
MCU 16BIT 512K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XEQ512CAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
S12XE
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
32 KB
Interface Type
CAN, SCI, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
119
Number Of Timers
25
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
KIT33812ECUEVME, EVB9S12XEP100, DEMO9S12XEP100
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 24 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XEQ512CAG
Manufacturer:
FREESCALE
Quantity:
2 700
Part Number:
MC9S12XEQ512CAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XEQ512CAG
Manufacturer:
FREESCALE
Quantity:
2 700
Part Number:
MC9S12XEQ512CAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Valid margin level settings for the Set Field Margin Level command are defined in
27.4.2.15 Full Partition D-Flash Command
The Full Partition D-Flash command allows the user to allocate sectors within the D-Flash block for
applications and a partition within the buffer RAM for EEPROM access. The D-Flash block consists of
128 sectors with 256 bytes per sector.
Freescale Semiconductor
FERSTAT
Register
FSTAT
Field margin levels must only be used during verify of the initial factory
programming.
Field margin levels can be used to check that Flash memory contents have
adequate margin for data retention at the normal level setting. If unexpected
results are encountered when checking Flash memory contents at field
margin levels, the Flash memory contents should be erased and
reprogrammed.
MGSTAT1
MGSTAT0
EPVIOLIF
ACCERR
Table 27-62. Set Field Margin Level Command Error Handling
Error Bit
FPVIOL
1. Read margin to the erased state
2. Read margin to the programmed state
(CCOBIX=001)
Table 27-61. Valid Set Field Margin Level Settings
0x0000
0x0001
0x0002
0x0003
0x0004
CCOB
MC9S12XE-Family Reference Manual , Rev. 1.23
Set if CCOBIX[2:0] != 001 at command launch
Set if a Load Data Field command sequence is currently active
Set if command not available in current mode (see
Set if an invalid global address [22:16] is supplied
Set if an invalid margin level setting is supplied
None
None
None
None
CAUTION
NOTE
Return to Normal Level
User Margin-1 Level
User Margin-0 Level
Field Margin-1 Level
Field Margin-0 Level
Level Description
Error Condition
Chapter 27 512 KByte Flash Module (S12XFTM512K3V1)
(1)
(2)
1
2
Table
27-30)
Table
27-61.
1065

Related parts for MC9S12XEQ512CAG