AT89LP2052-16XI Atmel, AT89LP2052-16XI Datasheet - Page 73

IC 8051 MCU FLASH 2K 20TSSOP

AT89LP2052-16XI

Manufacturer Part Number
AT89LP2052-16XI
Description
IC 8051 MCU FLASH 2K 20TSSOP
Manufacturer
Atmel
Series
89LPr
Datasheet

Specifications of AT89LP2052-16XI

Core Processor
8051
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
15
Program Memory Size
2KB (2K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
20-TSSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
AT89LP2052-20XI
AT89LP2052-20XI
23.5
3547J–MICRO–10/09
In-System Programming (ISP)
Table 23-3.
The AT89LP2052/LP4052 offers a serial programming interface which may be used in place of
the parallel programming interface or to program the device while in system. In this document
serial programming and In-System Programming (ISP) refer to the same interface. ISP supports
the same command set as parallel programming. However, during ISP command bytes are
entered serially over the Serial Peripheral Interface (SPI) pins. The device connections are
shown in
ming prior to entering the first ISP session. ISP itself may disable the ISP Fuse, however any
changes to the ISP fuses will not take affect until the device has been powered down and up
again. The programmer must take care not to accidentally disable the ISP Fuse as this will make
the device unprogrammable through the serial interface. Only Parallel Programming may re-
enable the fuse.
V
V
I
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
PP
PWRUP
POR
CSTP
HSTL
CLXH
XTH
XTL
DSTP
DHLD
XLDO
XLDV
XLCH
CHDZ
CHBL
WRC
ERS
BHPG
BHHl
CLRL
PWRDN
Symbol
PPH
PPL
Figure
Parameter
Programming Enable Input High Voltage
Programming Enable Input Low Voltage
Programming Enable Current
Power-on to RST High
Power-on Reset Time
CS Setup to V
High Voltage Setting time
CS Low to XTAL1 High
XTAL1 High Width
XTAL1 Low Width
Data Setup to XTAL1 High
Data Hold after XTAL1 High
XTAL1 Low to Data Out
XTAL1 Low to Data Valid
XTAL1 Low to CS High
CS High to Data Tri-state
CS High to BUSY Low
Write Cycle Time
Erase Cycle Time
BUSY High to Next Erase/Write
BUSY High to V
CS Low to RST Low
RST Low to Power Off
Parallel Flash Programming and Verification Parameters
23-21. The ISP Enable User Fuse must be enabled through Parallel Program-
PP
PP
High
Off
AT89LP2052/LP4052
11.5
Min
-0.5
100
125
100
100
10
10
10
75
50
50
20
10
2
3
1
1
Max
12.5
V
1.0
4.5
20
3
9
CC
Units
mA
ms
ms
ms
µs
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
µs
µs
µs
µs
µs
V
V
73

Related parts for AT89LP2052-16XI