71M6513-IGTR/F Maxim Integrated Products, 71M6513-IGTR/F Datasheet - Page 22

no-image

71M6513-IGTR/F

Manufacturer Part Number
71M6513-IGTR/F
Description
IC ENERGY METER 3PH 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 71M6513-IGTR/F

Mounting Style
SMD/SMT
Package / Case
LQFP-100
Program Memory Size
64 KB
Program Memory Type
Flash
Supply Current (max)
6.4 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6513-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Port Registers: The I/O ports are controlled by Special Function Registers P0, P1, and P2. The contents of the SFR can be
observed on corresponding pins on the chip. Writing a ‘1’ to any of the ports (see Table 10) causes the corresponding pin to
be at high level (V3P3), and writing a ‘0’ causes the corresponding pin to be held at low level (GND). The data direction
registers DIR0, DIR1, and DIR2 define individual pins as input or output pins (see section On-Chip Resources, DIO Ports for
details).
Register
P0
DIR0
P1
DIR1
P2
DIR2
All four ports on the chip are bi-directional. Each of them consists of a Latch (SFR ‘P0’ to ‘P3’), an output driver, and an input
buffer, therefore the MPU can output or read data through any of these ports. Even if a DIO pin is configured as an output, the
state of the pin can still be read by the MPU, for example when counting pulses issued via DIO pins that are under CE control.
Special Function Registers Specific to the 71M6513
Table 11 shows the location and description of the 71M6513-specific SFRs.
Register
ERASE
PGADDR
EEDATA
EECTRL
Page: 22 of 104
A Maxim Integrated Products Brand
FLSH_ERASE
FLSH_PGADR
Address
Alternative
0xA2
0xA0
0xA1
0x80
0x90
0x91
SFR
Name
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Address
0xB7
0x9E
0xB2
0x94
0x9F
SFR
Description
Register for port 0 read and write operations (pins DIO0…DIO7)
Data direction register for port 0. Setting a bit to 1 means that the corresponding pin is
an output.
Register for port 1 read and write operations (pins DIO8…DIO15)
Data direction register for port 1.
Register for port 2 read and write operations (pins DIO16…DIO21)
Data direction register for port 2.
© 2005-2011 Teridian Semiconductor Corporation
R/W
R/W
R/W
R/W
R/W
W
Table 10: Port Registers
Description
This register is used to initiate either the Flash Mass Erase cycle or
the Flash Page Erase cycle. Specific patterns are expected for
FLSH_ERASE in order to initiate the appropriate Erase cycle (default =
0x00).
0x55 – Initiate Flash Page Erase cycle. Must be proceeded by a write
0xAA – Initiate Flash Mass Erase cycle. Must be proceeded by a
Any other pattern written to FLSH_ERASE will have no effect.
Flash Page Erase Address register containing the flash memory
page address (page 0 thru 127) that will be erased during the Page
Erase cycle (default = 0x00).
Must be re-written for each new Page Erase cycle.
I2C EEPROM interface data register
I2C EEPROM interface control register. If the MPU wishes to write a
byte of data to EEPROM, it places the data in EEDATA and then
writes the ‘Transmit’ code to EECTRL. The write to EECTRL initiates
the transmit sequence. See the section I2C Interface (EEPROM) for
a description of the command and status bits available for EECTRL.
Bit 0 (FLSH_PWE): Program Write Enable:
(default).
0 – MOVX commands refer to XRAM Space, normal operation
to FLSH_PGADR @ SFR 0xB7.
write to FLSH_MEEN @ SFR 0xB2 and the debug port must
be enabled.
3-Phase Energy Meter IC
71M6513/71M6513H
DATA SHEET
AUGUST 2011

Related parts for 71M6513-IGTR/F