AT42QT1070-MMH Atmel, AT42QT1070-MMH Datasheet - Page 32

IC TOUCH SENSOR 7KEY 20-VQFN

AT42QT1070-MMH

Manufacturer Part Number
AT42QT1070-MMH
Description
IC TOUCH SENSOR 7KEY 20-VQFN
Manufacturer
Atmel
Type
Capacitiver
Datasheets

Specifications of AT42QT1070-MMH

Number Of Inputs/keys
7 Key (Comms), 5 Key (Standalone)
Data Interface
I²C
Voltage Reference
Internal
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-VFQFN Exposed Pad
Supply Voltage
1.8 V to 5.5 V
Dimensions
3 mm L x 3 mm W x 0.8 mm H
Temperature Range
- 40 C to + 85 C
Termination Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Resolution (bits)
-
Touch Panel Interface
-
Data Rate/sampling Rate (sps, Bps)
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT42QT1070-MMH QS529
Manufacturer:
Atmel
Quantity:
9 390
A.4
A.5
32
Address Byte Format
Data Byte Format
AT42QT1070
Figure A-3.
All address bytes are 9 bits long, consisting of 7 address bits, one READ/WRITE control bit and
an acknowledge bit. If the READ/WRITE bit is set, a read operation is performed, otherwise a
write operation is performed. When the device recognizes that it is being addressed, it will
acknowledge by pulling SDA low in the ninth SCL (ACK) cycle. An address byte consisting of a
slave address and a READ or a WRITE bit is called SLA+R or SLA+W, respectively.
The most significant bit of the address byte is transmitted first. The address sent by the host
must be consistent with that selected with the option jumpers.
Figure A-4.
All data bytes are 9 bits long, consisting of 8 data bits and an acknowledge bit. During a data
transfer, the host generates the clock and the START and STOP conditions, while the Receiver
is responsible for acknowledging the reception. An acknowledge (ACK) is signaled by the
Receiver pulling the SDA line low during the ninth SCL cycle. If the Receiver leaves the SDA line
high, a NACK is signaled.
SDA
SCL
START and STOP Conditions
Address Byte Format
START
Addr MSB
SDA
SCL
1
START
2
Addr LSB
7
STOP
R/W
8
ACK
9
9596A–AT42–10/10

Related parts for AT42QT1070-MMH