PT7C4311WEX Pericom Semiconductor, PT7C4311WEX Datasheet - Page 8

IC REAL TIME CLK/CALENDAR 8-SOIC

PT7C4311WEX

Manufacturer Part Number
PT7C4311WEX
Description
IC REAL TIME CLK/CALENDAR 8-SOIC
Manufacturer
Pericom Semiconductor
Type
Clock/Calendarr
Datasheet

Specifications of PT7C4311WEX

Memory Size
56B
Time Format
Binary
Date Format
Binary
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.2 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (0.154", 3.90mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PT7C4311WEXTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PT7C4311WEX
Manufacturer:
Pericom
Quantity:
2 400
Part Number:
PT7C4311WEX
Manufacturer:
PERICOM
Quantity:
20 000
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Communication
1.
a)
The I
of these two signals is used to transmit and receive communication start/stop signals, data signals, acknowledge signals, and so on.
Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and
stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level. During data
transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the
data is captured while the SCL line is at high level. In either case, the data is transferred via the SCL line at a rate of one bit per
clock pulse. The I
chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its
slave address matches the slave address in the received data.
b)
All ports connected to the I
multiple devices.
SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high
level when the bus is released (when communication is not being performed).
PT0322(08/09)
I
Overview of I
System Configuration
2
2
C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination
C Bus Interface
N ote: W hen there is only one m aster, the M CU is ready for driving SCL to "H " and R
SD A
SCL
V cc
R
P
2
C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a
2
C-BUS
R
P
2
C bus must be either open drain or open collector ports in order to enable AND connections to
M aster
M CU
Fig.1 System configuration
Slave
RTC
8
Real-time Clock Module (I
O ther Peripheral
D evice
P
of SCL m ay not required.
Data Sheet
PT7C4311
2
C Bus)
Ver: 2

Related parts for PT7C4311WEX