PCF8593T/1.112 NXP Semiconductors, PCF8593T/1.112 Datasheet - Page 16

no-image

PCF8593T/1.112

Manufacturer Part Number
PCF8593T/1.112
Description
IC, RTC/CALENDAR, SMD, 8593, SOIC8
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCF8593T/1.112

Clock Format
HH
Clock Ic Type
Clock / Calendar
Digital Ic Case Style
SOIC
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Svhc
No SVHC (18-Jun-2010)
Date Format
DD
Interface Type
I2C
Supply Voltage Range
1V To 5.5V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Philips Semiconductors
8.3
A device generating a message is a ‘transmitter’, a device receiving a message is the ‘receiver’. The device that controls
the message is the ‘master’ and the devices which are controlled by the master are the ‘slaves’.
8.4
The number of data bytes transferred between the start
and stop conditions from transmitter to receiver is
unlimited. Each byte of eight bits is followed by an
acknowledge bit. The acknowledge bit is a HIGH level
signal put on the bus by the transmitter during which time
the master generates an extra acknowledge related clock
pulse. A slave receiver which is addressed must generate
an acknowledge after the reception of each byte. Also a
master receiver must generate an acknowledge after the
reception of each byte that has been clocked out of the
slave transmitter.
1997 Mar 25
Low power clock/calendar
System configuration (see Fig.15)
Acknowledge (see Fig.16)
SDA
SCL
TRANSMITTER /
BY TRANSMITTER
RECEIVER
MASTER
DATA OUTPUT
DATA OUTPUT
BY RECEIVER
SCL FROM
MASTER
CONDITION
START
RECEIVER
Fig.16 Acknowledgment on the I
S
SLAVE
Fig.15 System configuration.
1
TRANSMITTER /
RECEIVER
16
SLAVE
The device that acknowledges must pull down the SDA
line during the acknowledge clock pulse, so that the SDA
line is stable LOW during the HIGH period of the
acknowledge related clock pulse (set-up and hold times
must be taken into consideration). A master receiver must
signal an end of data to the transmitter by not generating
an acknowledge on the last byte that has been clocked out
of the slave. In this event the transmitter must leave the
data line HIGH to enable the master to generate a stop
condition.
2
2
C-bus.
TRANSMITTER
MBC602
not acknowledge
MASTER
acknowledge
8
acknowledgement
clock pulse for
TRANSMITTER /
9
RECEIVER
MASTER
Product specification
PCF8593
MBA605

Related parts for PCF8593T/1.112