SST25VF040B-50-4I-S2AF SILICON STORAGE TECHNOLOGY, SST25VF040B-50-4I-S2AF Datasheet - Page 8

no-image

SST25VF040B-50-4I-S2AF

Manufacturer Part Number
SST25VF040B-50-4I-S2AF
Description
4M FLASH MEMORY, SPI EEPROM, SOIC8
Manufacturer
SILICON STORAGE TECHNOLOGY
Datasheet

Specifications of SST25VF040B-50-4I-S2AF

Memory Size
4Mbit
Clock Frequency
50MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Svhc
No SVHC (18-Jun-2010)
Device
RoHS Compliant
Package / Case
SOIC
Memory Type
Flash
Memory Configuration
512K X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SST25VF040B-50-4I-S2AF
Quantity:
1 000
Part Number:
SST25VF040B-50-4I-S2AF-T
0
Data Sheet
Instructions
Instructions are used to read, write (Erase and Program),
and configure the SST25VF040B. The instruction bus
cycles are 8 bits each for commands (Op Code), data, and
addresses. Prior to executing any Byte-Program, Auto
Address Increment (AAI) programming, Sector-Erase,
Block-Erase, Write-Status-Register, or Chip-Erase instruc-
tions, the Write-Enable (WREN) instruction must be exe-
cuted first. The complete list of instructions is provided in
Table 5. All instructions are synchronized off a high to low
transition of CE#. Inputs will be accepted on the rising edge
TABLE 5: D
©2006 Silicon Storage Technology, Inc.
Instruction
Read
High-Speed Read
4 KByte Sector-Erase
32 KByte Block-Erase
64 KByte Block-Erase
Chip-Erase
Byte-Program
AAI-Word-Program
RDSR
EWSR
WRSR
WREN
WRDI
RDID
JEDEC-ID
EBSY
DBSY
1. One bus cycle is eight clock periods.
2. Address bits above the most significant bit of each density can be V
3. 4KByte Sector Erase addresses: use A
4. 32KByte Block Erase addresses: use A
5. 64KByte Block Erase addresses: use A
6. To continue programming to the next sequential address location, enter the 8-bit command, ADH, followed by 2 bytes of data to be
7. The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on CE#.
8. Manufacturer’s ID is read with A
programmed. Data Byte 0 will be programmed into the initial address [A
initial address [A
device ID output stream is continuous until terminated by a low-to-high transition on CE#.
8
7
EVICE
6
23
-A
O
3
4
5
1
PERATION
] with A
Description
Read Memory at 25 MHz
Read Memory at 50 MHz
Erase 4 KByte of
memory array
Erase 32 KByte block
of memory array
Erase 64 KByte block
of memory array
Erase Full Memory Array
To Program One Data Byte
Auto Address Increment
Programming
Read-Status-Register
Enable-Write-Status-Register 0101b 0000b (50H)
Write-Status-Register
Write-Enable
Write-Disable
Read-ID
JEDEC ID read
Enable SO to output RY/BY#
status during AAI programming
Disable SO to output RY/BY#
status during AAI programming
0
=1.
0
=0, and Device ID is read with A
I
NSTRUCTIONS
MS
MS
MS
-A
-A
-A
12,
15,
16,
remaining addresses are don’t care but must be set either at V
remaining addresses are don’t care but must be set either at V
remaining addresses are don’t care but must be set either at V
Op Code Cycle
0000 0011b (03H)
0000 1011b (0BH)
0010 0000b (20H)
0101 0010b (52H)
1101 1000b (D8H)
0110 0000b (60H) or
1100 0111b (C7H)
0000 0010b (02H)
1010 1101b (ADH)
0000 0101b (05H)
0000 0001b (01H)
0000 0110b (06H)
0000 0100b (04H)
1001 0000b (90H) or
1010 1011b (ABH)
1001 1111b (9FH)
0111 0000b (70H)
1000 0000b (80H)
8
0
=1. All other address bits are 00H. The Manufacturer’s ID and
IL
of SCK starting with the most significant bit. CE# must be
driven low before an instruction is entered and must be
driven high after the last bit of the instruction has been
shifted in (except for Read, Read-ID, and Read-Status-
Register instructions). Any low to high transition on CE#,
before receiving the last bit of an instruction bus cycle, will
terminate the instruction in progress and return the device
to standby mode. Instruction commands (Op Code),
addresses, and data are all input from the most significant
bit (MSB) first.
or V
23
-A
IH
1
.
1
] with A
Cycle(s)
0
Address
=0, Data Byte 1 will be programmed into the
3
3
3
3
3
0
3
3
0
0
0
0
0
3
0
0
0
2
4 Mbit SPI Serial Flash
Cycle(s)
Dummy
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IL
Cycle(s)
IL
IL
1 to ∞
1 to ∞
2 to ∞
1 to ∞
1 to ∞
3 to ∞
SST25VF040B
or V
or V
or V
Data
1
0
0
0
0
1
0
0
0
0
0
S71295-01-000
IH.
IH.
IH.
Frequency
Maximum
50 MHz
50 MHz
50 MHz
25 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
50 MHz
T5.0 1295
1/06

Related parts for SST25VF040B-50-4I-S2AF