IS61C1024AL-12KLI INTEGRATED SILICON SOLUTION (ISSI), IS61C1024AL-12KLI Datasheet - Page 8
IS61C1024AL-12KLI
Manufacturer Part Number
IS61C1024AL-12KLI
Description
IC, SRAM, 1MBIT, 12NS, SOJ-32
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet
1.IS61C1024AL-12JLI.pdf
(17 pages)
Specifications of IS61C1024AL-12KLI
Memory Size
1Mbit
Memory Configuration
128K X 8
Access Time
12ns
Supply Voltage Range
4.5V To 5.5V
Memory Case Style
SOJ
No. Of Pins
32
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
IS61C1024AL-12KLI
Manufacturer:
ISSI
Quantity:
1 000
Company:
Part Number:
IS61C1024AL-12KLI
Manufacturer:
ISSI
Quantity:
2 148
Part Number:
IS61C1024AL-12KLI
Manufacturer:
ISSI
Quantity:
20 000
Company:
Part Number:
IS61C1024AL-12KLI-TR
Manufacturer:
ISSI
Quantity:
1 000
Company:
Part Number:
IS61C1024AL-12KLI-TR
Manufacturer:
ISSI
Quantity:
5 489
8
IS61C1024AL, IS64C1024AL
AC WAVEFORMS
WRITE CYCLE NO. 1
WRITE CYCLE NO. 2
Notes:
1. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and WE LOW. All signals must be in valid states
2. I/O will assume the High-Z state if OE = V
to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced
to the rising or falling edge of the signal that terminates the Write.
ADDRESS
ADDRESS
D
D
CE1
CE2
OUT
WE
CE1
CE2
D
OE
OUT
WE
D
IN
IN
LOW
HIGH
t
SA
(CE1 Controlled, OE is HIGH or LOW)
(OE is HIGH During Write Cycle)
DATA UNDEFINED
DATA UNDEFINED
t
SA
IH
.
Integrated Silicon Solution, Inc. — www.issi.com —
VALID ADDRESS
t
t
AW
t
HZWE
HZWE
t
VALID ADDRESS
t
AW
t
t
t
PWE1
WC
PWE1
PWE2
t
t
t
SCE1
SCE2
WC
(1,2)
HIGH-Z
HIGH-Z
(1 )
t
t
SD
DATA
SD
DATA
IN
IN
VALID
VALID
t
t
HD
t
HD
t
LZWE
LZWE
t
t
HA
HA
CE2_WR2.eps
CE2_WR1.eps
ISSI
1-800-379-4774
01/24/05
Rev. B
®