LC4064ZE-EVN Lattice, LC4064ZE-EVN Datasheet - Page 13

no-image

LC4064ZE-EVN

Manufacturer Part Number
LC4064ZE-EVN
Description
MCU, MPU & DSP Development Tools ispMACH4064ZE Eval board
Manufacturer
Lattice
Datasheet

Specifications of LC4064ZE-EVN

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
The block-level OE PT of each GLB is also tied to Block Input Enable (BIE) of that block. Hence, for a 256-macro-
cell device (with 16 blocks), each block's BIE signal is driven by block-level OE PT from each block.
Figure 11. Global OE Generation for All Devices Except ispMACH 4032ZE
Figure 12. Global OE Generation for ispMACH 4032ZE
On-Chip Oscillator and Timer
An internal oscillator is provided for use in miscellaneous housekeeping functions such as watchdog heartbeats,
digital de-glitch circuits and control state machines. The oscillator is disabled by default to save power. Figure 13
shows the block diagram of the oscillator and timer block.
Shared PTOE
(Block 0)
Shared PTOE
(Block n)
Shared PTOE
(Block 0)
Shared PTOE
(Block 1)
Internal Global OE
Internal Global OE
Fuse connection
Hard wired
(4 lines)
PT Bus
(2 lines)
PT Bus
Fuse connection
Hard wired
BIE0
BIE1
BIE0
BIEn
Global OE
13
Global OE
Global
Fuses
Global
Fuses
ispMACH 4000ZE Family Data Sheet
Global OE Bus
to I/O cells
GOE (3:0)
4-Bit
Global OE Bus
to I/O cells
GOE (0:3)
4-Bit

Related parts for LC4064ZE-EVN