LCMXO256C-S-EV Lattice, LCMXO256C-S-EV Datasheet - Page 7

no-image

LCMXO256C-S-EV

Manufacturer Part Number
LCMXO256C-S-EV
Description
MCU, MPU & DSP Development Tools Eval Board for MachXO
Manufacturer
Lattice
Datasheet

Specifications of LCMXO256C-S-EV

Processor To Be Evaluated
Lattice MachXO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
Prototype Area
The MachXO Starter Evaluation Board contains a 0.8” x 1.0” plated through hole prototype area. The holes are
spaced on 0.1” centers and are not connected to any MachXO device pins.
Programming Headers
A 1x10 programming header is provided on the MachXO Starter Evaluation Board, providing access to the
MachXO JTAG port. The header is compatible with all Lattice ispDOWNLOAD cables. The pinout for the header is
provided in Table 4.
Important Note: The board must be un-powered when connecting, disconnecting, or reconnecting the ispDOWN-
LOAD Cable. Always connect the ispDOWNLOAD Cable's GND pin (black wire), before connecting any other JTAG
pins. Failure to follow these procedures can in result in damage to the MachXO device and render the board inop-
erable.
An ispDOWNLOAD cable is included with purchase of the ispLEVER design tools. Cables may also be purchased
separately from Lattice. Visit the Lattice web store to learn more at: www.latticesemi.com/store.
Table 4. JTAG Programming Header Connections
Power Setup
Power is supplied to the PCB via the supplied 5V AC/DC transformer. The DC input jack is a 2.5mm, positive tip
size connector. Input voltage should not exceed 9V DC. 800mA low dropout regulators provide V
voltages. The adjustable voltage regulator output can be modified by changing the value of resistor R153. The
equation for calculating V
Table 5 shows some common voltages, and the appropriate resistor value for setting each voltage. Resistance
given is for the closest standard value. Resistor pads are 0805 component size.
1. Please note that some versions of the MachXO Starter Evaluation Board may have an incorrect silkscreen marking for these pins on the
printed circuit board. Please follow the connections guidelines in Table 4, and not the silkscreen markings on the board.
JTAG Programming
Function
+3.3V
TMS
TCK
GND
TDO
N/C
N/C
N/C
N/C
TDI
1
1
ADJ
is as follows:
JP1 Pin Number (1x10)
10
1
2
3
4
5
6
7
8
9
V
ADJ
= 1.25 * (1 + R2/120)
7
Mach XO Device Pin
N/A
N/A
N/A
N/A
N/A
N/A
31
33
26
28
MachXO Starter Evaluation Board
Expansion Connector Pin
CC
User’s Guide
J1-34
J1-35
J1-33
J1-32
N/A
N/A
N/A
N/A
N/A
N/A
core and V
CCIO

Related parts for LCMXO256C-S-EV