APA-ISP-DEMO Actel, APA-ISP-DEMO Datasheet - Page 13
APA-ISP-DEMO
Manufacturer Part Number
APA-ISP-DEMO
Description
MCU, MPU & DSP Development Tools ProAsic Plus
Manufacturer
Actel
Datasheet
1.APA075-FGG144.pdf
(178 pages)
Specifications of APA-ISP-DEMO
Processor To Be Evaluated
APA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
- Current page: 13 of 178
- Download datasheet (6Mb)
Figure 2-3 • High-Speed, Very Long-Line Resources
Clock Resources
The ProASIC
control of circuit timing through the use of analog
circuitry. Each chip has two clock conditioning blocks
containing a phase-locked loop (PLL) core, delay lines,
phase shifter (0
all
interconnection of inputs to the global network (thus
providing bidirectional access to the PLL). This permits
the PLL block to drive inputs and/or outputs via the two
global lines on each side of the chip (four total lines).
This circuitry is discussed in more detail in the
"ProASIC
page
the
2-10.
PLUS
circuitry
PLUS
Clock Management System" section on
°
and 180
PAD RING
family offers powerful and flexible
needed
°
), clock multiplier/dividers, and
High-Speed Very Long-Line Resouces
for
the
selection
and
PAD RING
v5.9
Clock Trees
One of the main architectural benefits of ProASIC
the set of power- and delay-friendly global networks.
ProASIC
is based on a network of spines and ribs that reach all
the tiles in their regions
flexible clock tree architecture allows users to map up to
88 different internal/external clocks in an APA1000
device. Details on the clock spines and various numbers
of the family are given in
The flexible use of the ProASIC
designer to cope with several design requirements. Users
implementing clock-resource intensive applications can
easily route external or gated internal clocks using global
routing spines. Users can also drastically reduce delay
penalties and save buffering resources by mapping
critical high fanout nets to spines. For design hints on
using these features, refer to Actel’s
ProASIC Clock Trees
PLUS
offers four global trees. Each of these trees
application note.
ProASIC
Table 2-1 on page
(Figure 2-4 on page
PLUS
PLUS
clock spine allows the
Flash Family FPGAs
SRAM
SRAM
Efficient Use of
2-4.
2-4). This
PLUS
2-3
is
Related parts for APA-ISP-DEMO
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
MCU, MPU & DSP Development Tools ProAsic Plus Eval Kit
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
MCU, MPU & DSP Development Tools Silicon Sculptor Programming Mod
Manufacturer:
Actel
Part Number:
Description:
MCU, MPU & DSP Development Tools InSystem Programming ProASICPLUS Devices
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators PQ160 Module
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Axcelerator Adap Module Kit
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Evaluation
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators AFDX Solutions
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators SILICON SCULPTOR ADAPTER MODULE
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
Programming Socket Adapters & Emulators Axcelerator Adap Module Kit
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Evaluation
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Silicon Sculptor Software
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators InSystem Programming ProASICPLUS Devices
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Evaluation
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Axcelerator Adap Module Kit
Manufacturer:
Actel
Part Number:
Description:
Programming Socket Adapters & Emulators Axcelerator Adap Module Kit
Manufacturer:
Actel