AD7732BRU Analog Devices Inc, AD7732BRU Datasheet - Page 24

no-image

AD7732BRU

Manufacturer Part Number
AD7732BRU
Description
Analog/Digital Converter IC Number Of Bits:24
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7732BRU

Interface Type
Serial
Supply Voltage Max.
5V
Package/case
24-TSSOP
Leaded Process Compatible
No
A/d, D/a Features
DSP, MicroWire, QSPI, SPI
Adc Resolution
24-Bit
Rohs Status
RoHS non-compliant
Number Of Bits
24
Sampling Rate (per Second)
15.4k
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
100mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
28-TSSOP (0.173", 4.40mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
EVAL-AD7732EBZ - BOARD EVAL FOR AD7732
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7732BRU-REEL7
Manufacturer:
TI
Quantity:
16 700
Part Number:
AD7732BRUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7732BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7732BRUZ-REEL7
Manufacturer:
ADI
Quantity:
1 000
AD7732
Dump Mode
When the DUMP bit in the mode register is set to 1, the channel
status register will be read immediately by a read of the channel
data register, regardless of whether the status or the data register
has been addressed through the communications register. The
DIN pin should not be high while reading 24-bit data in dump
mode; otherwise, the AD7732 will be reset.
Figure 18 shows the digital interface signals executing a single
conversion on Channel 0, waiting for the RDY pin to go low,
and reading the Channel 0 status register and data register in
the dump mode.
Continuous Conversion Mode
When the mode register is being written, the ADC status byte is
cleared and the RDY pin goes high, regardless of its previous
state. When the continuous conversion command is written to
the mode register, the ADC starts conversion on the channel
selected by the address of the mode register.
After the conversion is complete, the relevant channel data
register and channel status register are updated, the relevant
RDY bit in the ADC status register is set, and the AD7732
continues converting on the next enabled channel. The part will
cycle through all enabled channels until put into another mode
or reset. The cycle period will be the sum of all enabled
channels’ conversion times, set by the corresponding channel
conversion time registers.
INTERFACE
SERIAL
DOUT
SCLK
RDY
RDY
CONTINUOUS
CONVERSION
DIN
CS
COMMUNICATIONS
START
REGISTER
WRITE
Figure 18. Serial Interface Signals—Single Conversion Command, 16-Bits Data Reading, Dump Mode
38h
CH0 CONVERSION
REGISTER
WRITE
MODE
48h
Figure 19. Continuous Conversion, CH0 and CH1, RDYFN = 0
CONVERSION TIME
CH1 CONVERSION
READ
DATA
CH0
Rev. 0 | Page 24 of 32
COMMUNICATIONS
REGISTER
READ
DATA
CH0 CONVERSION
WRITE
CH1
48h
The RDY bit is reset when the relevant channel data register is
being read. The behavior of the RDY pin depends on the
RDYFN bit in the I/O port register. When the RDYFN bit is 0,
the RDY pin goes low when any channel has unread data. When
the RDYFN bit is set to 1, the RDY pin will only go low if all
enabled channels have unread data.
If an ADC conversion result has not been read before a new
ADC conversion is completed, the new result will overwrite the
previous one. The relevant RDY bit goes low and the RDY pin
goes high for at least 163 MCLK cycles (~26.5 µs), indicating
when the data register is updated and the previous conversion
data is lost.
If the data register is being read as an ADC conversion
completes, the data register will not be updated with the new
result (to avoid data corruption) and the new conversion
data is lost.
Figure 19 shows the digital interface signal’s sequence for the
continuous conversion mode with Channels 0 and 1 enabled
and the RDYFN bit set to 0. The RDY pin goes low and the data
register is read after each conversion. Figure 20 shows a similar
sequence but with the RDYFN bit set to 1. The RDY pin goes
low and all data registers are read after all conversions are
completed. Figure 21 shows the RDY pin when no data are read
from the AD7732.
CHANNEL
STATUS
STATUS
READ
(00h)
CH1 CONVERSION
READ
DATA
CH0
DATA
(00h)
READ DATA
REGISTER
READ
DATA
CH0 CONVERSION
CH1
DATA
(00h)

Related parts for AD7732BRU