ADV3222ARZ-RL Analog Devices Inc, ADV3222ARZ-RL Datasheet - Page 17

no-image

ADV3222ARZ-RL

Manufacturer Part Number
ADV3222ARZ-RL
Description
4:1 Muxes W/Double Buffered Logic Gain+2
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADV3222ARZ-RL

Function
Multiplexer
Circuit
1 x 4:1
Voltage Supply Source
Dual Supply
Voltage - Supply, Single/dual (±)
±5V
Current - Supply
1.8mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.154", 3.90mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
THEORY OF OPERATION
The ADV3221/ADV3222 are dual-supply, high performance
4:1 analog multiplexers, optimized for switching between
multiple video sources. High peak slew rates enable wide
bandwidth operation for large input signals. Internal com-
pensation provides for high phase margin, allowing low
overshoot and fast settling for pulsed inputs. Low enabled
and disabled power consumption make the ADV3221 and
ADV3222 ideal for constructing larger arrays.
The ADV3221/ADV3222 are organized as four input transcon-
ductance stages tied in parallel with a single output transimpedance
stage followed by a unity-gain buffer. Internal voltage feedback
sets the gain. The ADV3221 is configured as a gain of 1, while
the ADV3222 uses a resistive feedback network and ground buffer
to realize gain-of-two operation (see Figure 60).
GND
IN0
IN1
Figure 60. Conceptual Diagram of ADV3222
V+
V–
V+
V–
V+
V–
(2 MORE INPUTS)
×1
1kΩ
1kΩ
OUT
Rev. 0 | Page 17 of 20
When not in use, the output can be placed in a low power, high
impedance disabled mode via the CS logic input. This is useful
when paralleling multiple ADV3221/ADV3222 devices in a
system to create larger switching arrays.
Switching between the inputs is controlled with the A0, A1, and
CS logic inputs, which are latched through two stages of asyn-
chronous latches. CK1 controls the first stage latch, and CK2
controls the second stage latch. The latch state is dependent on
the level of the CK1 and CK2 signals, and it is not edge triggered.
When using multiple ADV3221/ADV3222 devices in a switch
design, this double buffered logic allows the use of the CK2 signal
to simultaneously update all ADV3221/ADV3222 devices in a
system. The A0 and A1 logic inputs select which input is connected
to the output (A1 is the most significant bit, A0 is the least signifi-
cant bit), and the CS logic input determines whether the output
is enabled or disabled.
ADV3221/ADV3222

Related parts for ADV3222ARZ-RL