AM29LV160BT-90EC AMD (ADVANCED MICRO DEVICES), AM29LV160BT-90EC Datasheet - Page 22

no-image

AM29LV160BT-90EC

Manufacturer Part Number
AM29LV160BT-90EC
Description
Flash Memory IC
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of AM29LV160BT-90EC

Memory Configuration
2M X 8 / 1M X 16 Bit
Package/case
48-TSOP
Supply Voltage Max
3.6V
Interface Type
Parallel
Access Time, Tacc
90nS
Mounting Type
Surface Mount
Supply Voltage
3V
Hardware Data Protection
The command sequence requirement of unlock cycles
for programming or erasing provides data protection
against inadvertent writes (refer to Table 9 for com-
mand definitions). In addition, the following hardware
data protection measures prevent accidental erasure
or programming, which might otherwise be caused by
spurious system level signals during V
and power-down transitions, or from system noise.
Low V
When V
cept any write cycles. This protects data during V
power-up and power-down. The command register
and all internal program/erase circuits are disabled,
and the device resets. Subsequent writes are ignored
until V
vide the proper signals to the control pins to prevent
unintentional writes when V
20
(Word Mode)
Addresses
4Ah
4Bh
4Ch
40h
41h
42h
43h
44h
45h
46h
47h
48h
49h
CC
CC
CC
is greater than V
Write Inhibit
is less than V
(Byte Mode)
Addresses
8Ch
80h
82h
84h
86h
88h
8Ah
8Eh
90h
92h
94h
96h
98h
LKO
LKO
CC
, the device does not ac-
Table 8. Primary Vendor-Specific Extended Query
. The system must pro-
is greater than V
0050h
0052h
0049h
0031h
0030h
0000h
0002h
0001h
0001h
0004h
0000h
0000h
0000h
Data
CC
power-up
LKO
Query-unique ASCII string “PRI”
Major version number, ASCII
Minor version number, ASCII
Address Sensitive Unlock
0 = Required, 1 = Not Required
Erase Suspend
0 = Not Supported, 1 = To Read Only, 2 = To Read & Write
Sector Protect
0 = Not Supported, X = Number of sectors in per group
Sector Temporary Unprotect
00 = Not Supported, 01 = Supported
Sector Protect/Unprotect scheme
01 = 29F040 mode, 02 = 29F016 mode,
03 = 29F400 mode, 04 = 29LV800A mode
Simultaneous Operation
00 = Not Supported, 01 = Supported
Burst Mode Type
00 = Not Supported, 01 = Supported
Page Mode Type
00 = Not Supported, 01 = 4 Word Page, 02 = 8 Word Page
Am29LV160B
.
CC
Write Pulse “Glitch” Protection
Noise pulses of less than 5 ns (typical) on OE#, CE#
or WE# do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE# =
V
CE# and WE# must be a logical zero while OE# is a
logical one.
Power-Up Write Inhibit
If WE# = CE# = V
the device does not accept commands on the rising
edge of WE#. The internal state machine is automati-
cally reset to reading array data on power-up.
IL
, CE# = V
IH
or WE# = V
Description
IL
and OE# = V
IH
. To initiate a write cycle,
IH
during power up,

Related parts for AM29LV160BT-90EC