CS5368-CQZR Cirrus Logic Inc, CS5368-CQZR Datasheet - Page 21

no-image

CS5368-CQZR

Manufacturer Part Number
CS5368-CQZR
Description
IC,A/D CONVERTER,OCTAL,24-BIT,QFP,48PIN
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5368-CQZR

Number Of Bits
24
Sampling Rate (per Second)
216k
Data Interface
Serial
Number Of Converters
1
Power Dissipation (max)
1.12W
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1157 - BOARD EVAL FOR CS5368 192KHZ ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5368-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS5368-CQZR
0
DS624F4
4.4
4.4.1 Synchronization of Multiple Devices
Master and Slave Operation
CS5368 operation depends on two clocks that are synchronously derived from MCLK: SCLK and LRCK/FS.
See
The CS5368 can operate as either clock master or clock slave with respect to SCLK and LRCK/FS. In Mas-
ter Mode, the CS5368 derives SCLK and LRCK/FS synchronously from MCLK and outputs the derived
clocks on the SCLK pin (pin 25) and the LRCK/FS pin (pin 24), respectively. In Slave Mode, the SCLK and
LRCK/FS are inputs, and the input signals must be synchronously derived from MCLK by a separate device
such as another CS5368 or a microcontroller.
both Master and Slave Modes.
The Master/Slave operation is controlled through the settings of M1 and M0 pins in Stand-Alone Mode or
by the M[1] and M[0] bits in the Global Mode Control Register in Control Port Mode. See
23
To ensure synchronous sampling in applications where multiple ADCs are used, the MCLK and LRCK must
be the same for all CS5368 devices in the system. If only one master clock source is needed, one solution
is to place one CS5368 in Master Mode, and slave all of the other devices to the one master, as illustrated
in
external source and time the CS5368 reset de-assertion with the falling edge of MCLK. This will ensure that
all converters begin sampling on the same clock edge.
Figure
for more information regarding the configuration of M1 and M0 pins or M[1] and M[0] bits.
Section 4.5 on page 22
9. If multiple master clock sources are needed, one solution is to supply all clocks from the same
Figure 9. Master and Slave Clocking for a Multi-Channel Application
Master
ADC as
master
clock
ADC
LRCK/FS
SCLK
for a detailed description of SCLK and LRCK/FS.
Figure 8. Master/Slave Clock Flow
SCLK & LRCK/FS
Controller
Figure 8
illustrates the clock flow of SCLK and LRCK/FS in
Slave1
Slave2
Slave3
ADC
ADC
ADC
ADC as
slave
clock
LRCK/FS
SCLK
Controller
Section 4.6 on page
CS5368
21

Related parts for CS5368-CQZR