PCK2001MDB NXP Semiconductors, PCK2001MDB Datasheet - Page 8

Clock Buffer PII CLCK DRVR MOBILE

PCK2001MDB

Manufacturer Part Number
PCK2001MDB
Description
Clock Buffer PII CLCK DRVR MOBILE
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCK2001MDB

Mounting Style
SMD/SMT
Package / Case
SOT-341
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PCK2001MDB,112

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCK2001MDB
Manufacturer:
PHILIPS
Quantity:
40
Part Number:
PCK2001MDB
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
I
I
Unbuffered SDRAM DIMM. All vendors are required to determine the legal issues associated with the manufacture of I
1) Address assignment: The clock driver in this specification uses the single, 7-bit address shown below. All devices can use the address if only
one master clock driver is used in a design. The address can be re-used for the CKBF device if no other conflicting I
the system.
The following address was confirmed by Philips on 09/04/96.
NOTE: The R/W# bit is used by the I
indicates a request for data (READ) from the clock driver. Since the definition of the clock buffer only allows the controller to WRITE data; the
R/W# bit of the address will always be seen as ‘zero’. Optimal address decoding of this bit is left to the vendor.
2) Options: It is our understanding that metal mask options and other pinouts of this type of clock driver will be allowed to use the same address
as the original CKBF device. I
3) Slave/Receiver: The clock driver is assumed to require only slave/receiver functionality. Slave/transmitter functionality is optional.
4) Data Transfer Rate: 100 kbits/s (standard mode) is the base functionality required. Fast mode (400 kbits/s) functionality is optional.
5) Logic Levels: I
based on a 3.3 Volt supply.
6) Data Byte Format: Byte format is 8 Bits as described in the following appendices.
7) Data Protocol: To simplify the clock I
The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been
transferred. Indexed bytes are not allowed. However, the SMBus controller has a more specific format than the generic I
The clock driver must meet this protocol which is more rigorous than previously stated I
controller. The controller ‘‘writes” to the clock driver and if possible would ‘‘read” from the clock driver (the clock driver is a slave/receiver only
and is incapable of this transaction.)
‘‘The block write begins with a slave address and a write condition. After the command code the host (controller) issues a byte count which
describes how many more bytes will follow in the message. If the host had 20 bytes to send, the first byte would be the number 20 (14h),
followed by the 20 bytes of data. The byte count may not be 0. A block write command is allowed to transfer a maximum of 32 data bytes.”
NOTE: The acknowledgement bit is returned by the slave/receiver (the clock driver).
Consider the command code and the byte count bytes required as the first two bytes of any transfer. The command code is software
programmable via the controller, but will be specified as 0000 0000 in the clock specification. The byte count byte is the number of additional
bytes required to transfer, not counting the command code and byte count bytes. Additionally, the byte count byte is required to be a minimum of
1 byte and a maximum of 32 bytes to satisfy the above requirement.
2000 May 17
2
2
A6
1
C has been chosen as the serial bus interface to control the PCK2001M. I
C CONSIDERATIONS
14.318–150 MHz I
A5
1
2
C logic levels are based on a percentage of V
A4
0
A3
1
2
C addresses are defined in terms of function (master clock driver) rather than form (pinout, and option).
1 bit
Ack
Start bit
2
A2
0
1 bit
2
C 1:10 clock buffer
C controller as a data direction bit. A ‘zero’ indicates a transmission (WRITE) to the clock device. A ‘one’
2
C interface, the clock driver serial protocol was specified to use only block writes from the controller.
Data Byte 1
8 bits
A1
0
Slave Address
7 bits
A0
1
Ack
1
R/W
Data Byte 2
R/W#
0
1
8 bits
DD
Ack
for the controller and other devices on the bus. Assume all devices are
1
8
Command Code
Ack
1
2
C was chosen to support the JEDEC proposal JC-42.5 168-Pin
8 bits
...
2
Ack
Data Byte 2
C protocol. Treat the description from the viewpoint of
1
8 bits
Byte Count = N
Ack
1
Stop
1
SW00279
2
C clock driver is used in
2
C devices.
2
PCK2001M
C protocol.
Product specification

Related parts for PCK2001MDB