ISPGDX240VA-4BN388 Lattice, ISPGDX240VA-4BN388 Datasheet - Page 11

no-image

ISPGDX240VA-4BN388

Manufacturer Part Number
ISPGDX240VA-4BN388
Description
Analog & Digital Crosspoint ICs PROGRAMMABLE GEN DIG CROSSPOINT
Manufacturer
Lattice
Datasheet

Specifications of ISPGDX240VA-4BN388

Mounting Style
SMD/SMT
Number Of Arrays
1
Operating Supply Voltage
3.3 V
Supply Type
Single
Configuration
240 x 240
Package / Case
PLCC-28
Input Level
TTL
Output Level
TTL
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Product
Digital Crosspoint
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPGDX240VA-4BN388
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
1. All timings measured with one output switching, fast output slew rate setting, except
2. The delay parameters are measured with Vcc as I/O voltage reference. An additional 0.5ns delay is incurred when Vccio is
External Timing Parameters
t
t
f
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
PARAMETER
pd
sel
max (Tog.)
max (Ext.)
su1
su2
su3
su4
suce1
suce2
suce3
h1
h2
h3
h4
hce1
hce2
hce3
gco1
gco2
co1
co2
en
dis
toeen
toedis
wh
wl
rst
rw
sl
sk
used as I/O voltage reference.
2
2
2
2
2
2
2
2
2
2
COND.
TEST
C
C
D
A
A
A
A
A
A
B
B
A
1
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
#
1
2
3
4
5
6
7
8
9
Data Prop. Delay from Any I/O Pin to Any I/O Pin (4:1 MUX)
Data Prop. Delay from MUXsel Inputs to Any Output (4:1 MUX)
Clk. Frequency, Max. Toggle
Clk. Frequency with External Feedback
Input Latch or Reg. Setup Time Before Y
Input Latch or Reg. Setup Time Before I/O Clk.
Output Latch or Reg. Setup Time Before Y
Output Latch or Reg. Setup Time Before I/O Clk.
Global Clock Enable Setup Time Before Y
Global Clock Enable Setup Time Before I/O Clock
I/O Clock Enable Setup Time Before Y
Input Latch or Reg. Hold Time (Y
Input Latch or Reg. Hold Time (I/O Clock)
Output Latch or Reg. Hold Time (Y
Output Latch or Reg. Hold Time (I/O Clock)
Global Clock Enable Hold Time (Y
Global Clock Enable Hold Time (I/O Clock)
I/O Clock Enable Hold Time (Y
Output Latch or Reg. Clk (from Y
Input Latch or Register Clk (from Y
Output Latch or Reg. Clk. (from I/O pin) to Output Delay
Input Latch or Reg. Clk. (from I/O pin) to Output Delay
Input to Output Enable
Input to Output Disable
Test OE Output Enable
Test OE Output Disable
Clk. Pulse Duration, High
Clk. Pulse Duration, Low
Reg. Reset Delay from RESET Low
Reset Pulse Width
Output Delay Adder for Output Timings Using Slow Slew Rate
Output Skew (tgco1 Across Chip)
Over Recommended Operating Conditions
DESCRIPTION
x
)
x
) to Output Delay
x
)
x
x
x
)
)
) to Output Delay
11
x
(
x
tsu3+tgco1
Specifications ispGDX240VA
x
x
1
)
200.0
153.8
MIN. MAX.
2.5
1.5
2.5
1.5
2.5
1.5
3.0
0.0
1.0
0.0
1.0
0.0
1.0
0.0
2.5
2.5
7.5
-4
t
12.0
sl
4.5
4.5
4.0
7.0
5.0
8.0
5.0
5.0
6.5
6.5
4.0
0.5
.
100.0
MIN. MAX.
80.0
14.0
5.5
4.5
5.5
4.5
3.5
2.5
6.5
0.0
2.5
0.0
2.5
0.0
2.5
0.0
5.0
5.0
-7
11.0
13.0
18.0
7.0
7.0
7.0
9.0
8.5
8.5
8.5
8.5
4.0
0.5
MIN. MAX.
71.0
56.0
18.0
8.0
6.5
8.0
6.5
5.0
3.5
9.0
0.0
3.5
0.0
3.5
0.0
3.5
0.0
7.0
7.0
Timing ver. 2.8
-10
10.0
10.0
10.0
15.5
12.5
18.0
12.0
12.0
12.0
12.0
25.0
4.0
1.0
UNITS
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ISPGDX240VA-4BN388