LAN9500-ABZJ-TR SMSC, LAN9500-ABZJ-TR Datasheet - Page 17

no-image

LAN9500-ABZJ-TR

Manufacturer Part Number
LAN9500-ABZJ-TR
Description
Ethernet ICs USB 2.0 to 10/100 Ethernet CTRL TR
Manufacturer
SMSC
Datasheet

Specifications of LAN9500-ABZJ-TR

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
USB 2.0 to 10/100 Ethernet Controller
Datasheet
SMSC LAN950x Family
NUM PINS
1
1
1
1
1
(Internal PHY
Receive Data
(Internal PHY
(Internal PHY
Receive Data
(Internal PHY
Receive Data
(Internal PHY
Receive Data
Mode Select
PHY Mode)
PHY Mode)
PHY Mode)
PHY Mode)
PHY Mode)
PHY Reset
Port Reset
JTAG Test
JTAG Test
JTAG Test
JTAG Test
JTAG Test
Data Input
Data Out
(External
(External
(External
(External
(External
NAME
Mode)
Mode)
Mode)
Mode)
Mode)
Clock
0
1
2
3
nPHY_RST
SYMBOL
nTRST
RXD0
RXD1
RXD2
RXD3
TDO
TCK
TMS
TDI
Table 3.3 JTAG Pins
DATASHEET
BUFFER
TYPE
(PU)
(PD)
(PU)
(PD)
(PU)
(PD)
(PU)
(PD)
O8
O8
IS
IS
IS
IS
IS
IS
IS
IS
17
In internal PHY mode, this active-low pin
functions as the JTAG test port reset input.
In external PHY mode, this pin functions as the
receive data 0 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG data output.
In external PHY mode, this active-low pin
functions as the PHY reset output.
In internal PHY mode, this pin functions as the
JTAG test clock. The maximum operating
frequency of this clock is 25MHz.
In external PHY mode, this pin functions as the
receive data 1 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG test mode select.
In external PHY mode, this pin functions as the
receive data 2 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG data input.
In external PHY mode, this pin functions as the
receive data 3 input from the external PHY.
DESCRIPTION
Revision 1.0 (05-17-10)

Related parts for LAN9500-ABZJ-TR