COM20019I-HT SMSC, COM20019I-HT Datasheet - Page 50

no-image

COM20019I-HT

Manufacturer Part Number
COM20019I-HT
Description
Network Controller & Processor ICs ARCNET Contrllr
Manufacturer
SMSC
Datasheet

Specifications of COM20019I-HT

Product
Controller Area Network (CAN)
Number Of Transceivers
1
Data Rate
312.5 Kbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Supply Current (max)
20 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
TQFP-48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Rev. 11-07-08
Chapter 8
AD0-AD2,
D3-D7
Figure 8.1 - MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE
nCS
ALE
nDS
DIR
*
Note 1:
Note 2:
T
T
T
T
t10
t11
t12
t13
t14
ARB
ARB
ARB
opr
t1
t2
t3
t4
t5
t6
t7
t8
t9
is the period of operation clock. Same as the XTAL1 period.
is the Arbitration Clock Period
is identical to T
is twice T
The Microcontroller typically accesses the COM20019 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20019 cycles.
nDS High to Data High Impedance
Cycle Time (nDS Low to Next Time Low)
DIR Setup to nDS Active
DIR Hold from nDS Inactive
ALE High Width
ALE Low Width
nDS Low Width
nDS High Width
nCS Setup to ALE Low
nCS Hold from ALE Low
ALE Low to nDS Low
nDS Low to Valid Data
Read cycle for Address Pointer Low/High Registers occurring after an access
to Data Register requires a minimum of 5T
the leading edge of the next nDS.
Address Setup to ALE Low
Address Hold from ALE Low
opr
if SLOW ARB = 1
t11
t1
opr
VALID
Timing Diagrams
t3
if SLOW ARB = 0
MUST BE: RBUSTMG bit = 0
Parameter
t2,
t4
t5
DATASHEET
t9
Page 50
Cost Competitive ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
t6
ARB
from the trailing edge of nDS to
VALID DATA
t12
t13
4T
min
10
10
20
20
60
20
20
10
10
10
15
ARB
0
t8
*
max
40
20
t7
t10
units
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
Note 2
t14
SMSC COM20019I 3.3V Rev.C

Related parts for COM20019I-HT