AD7888ARU Analog Devices Inc, AD7888ARU Datasheet - Page 4

no-image

AD7888ARU

Manufacturer Part Number
AD7888ARU
Description
ADC Single SAR 125KSPS 12-Bit Serial 16-Pin TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7888ARU

Package
16TSSOP
Resolution
12 Bit
Sampling Rate
125 KSPS
Architecture
SAR
Number Of Adcs
1
Number Of Analog Inputs
8
Digital Interface Type
Serial (SPI, QSPI, Microwire)
Input Type
Voltage
Signal To Noise Ratio
71 dB
Polarity Of Input Voltage
Unipolar
Rohs Status
RoHS non-compliant
Number Of Bits
12
Sampling Rate (per Second)
125k
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
3.5mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP (0.173", 4.40mm Width)
Number Of Elements
1
Sample Rate
125KSPS
Input Polarity
Unipolar
Rated Input Volt
5.25V
Differential Input
No
Power Supply Requirement
Single
Single Supply Voltage (typ)
3.3/5V
Single Supply Voltage (min)
2.7V
Single Supply Voltage (max)
5.25V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
3.5mW
Differential Linearity Error
±2LSB
Integral Nonlinearity Error
±2LSB
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
16
Package Type
TSSOP
Input Signal Type
Single-Ended
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7888ARU
Manufacturer:
AD
Quantity:
5
Part Number:
AD7888ARU
Manufacturer:
AD
Quantity:
16
Part Number:
AD7888ARU
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7888ARU-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7888ARUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7888ARUZ
Manufacturer:
Analog Devices Inc
Quantity:
1 846
Part Number:
AD7888ARUZ
Manufacturer:
AD
Quantity:
100
Part Number:
AD7888ARUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
TIMING SPECIFICATIONS
AD7888
Parameter
f
t
t
t
t
t
t
t
t
t
t
t
NOTES
1
2
3
4
Specifications subject to change without notice.
SCLK
Sample tested at 25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V
Mark/Space ratio for the SCLK input is 40/60 to 60/40. See Serial Interface section.
Measured with the load circuit of Figure 1 and defined as the time required for the output to cross 0.8 V or 2.4 V with V
t
CONVERT
ACQ
1
2
3
4
5
6
7
8
9
cross 0.4 V or 2.0 V with V
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t
time of the part and is independent of the bus loading.
8
3
3
4
is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated
2
4.75 V to 5.25 V
2
14.5 t
1.5 t
10
30
75
20
20
0.4 t
0.4 t
80
5
DD
SCLK
SCLK
SCLK
= 3 V ± 10%.
SCLK
Limit at T
(A, B Versions)
1
(T
MIN
A
2.7 V to 3.6 V
2
14.5 t
1.5 t
10
60
100
20
20
0.4 t
0.4 t
80
5
= T
, T
MIN
OUTPUT
MAX
SCLK
SCLK
SCLK
SCLK
to T
PIN
TO
MAX
50pF
, unless otherwise noted)
C
L
Unit
MHz max
ns min
ns max
ns max
ns min
ns min
ns min
ns min
ns max
µs typ
200 A
200 A
I
I
OH
OL
Description
Throughput Time = t
CS to SCLK Setup Time
Delay from CS until DOUT 3-State Disabled
Data Access Time after SCLK Falling Edge
Data Setup Time Prior to SCLK Rising Edge
Data Valid to SCLK Hold Time
SCLK High Pulsewidth
SCLK Low Pulsewidth
CS Rising Edge to DOUT High Impedance
Power-Up Time from Shutdown
8
, quoted in the timing characteristics is the true bus relinquish
1.6V
DD
) and timed from a voltage level of 1.6 V.
DD
CONVERT
= 5 V ± 10% and time for an output to
+ t
ACQ
= 16 t
SCLK
REV. C

Related parts for AD7888ARU