8305AGLF Integrated Device Technology (Idt), 8305AGLF Datasheet - Page 11

no-image

8305AGLF

Manufacturer Part Number
8305AGLF
Description
Clock Driver 2-IN LVCMOS/LVTTL 16-Pin TSSOP Tube
Manufacturer
Integrated Device Technology (Idt)
Datasheet

Specifications of 8305AGLF

Package
16TSSOP
Configuration
1 x 2:1
Input Signal Type
HCSL|LVCMOS|LVDS|LVHSTL|LVPECL|LVTTL|SSTL
Maximum Output Frequency
350 MHz
Operating Supply Voltage
3.3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
8305AGLF
Quantity:
193
Part Number:
8305AGLF
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
8305AGLFT
Quantity:
561
Application Information
Recommendations for Unused Input and Output Pins
Inputs:
LVCMOS_CLK Input
For applications not requiring the use of a clock input, it can be left
floating. Though not required, but for additional protection, a 1kΩ
resistor can be tied from the LVCMOS_CLK input to ground.
CLK/nCLK Inputs
For applications not requiring the use of the differential input, both
CLK and nCLK can be left floating. Though not required, but for
additional protection, a 1kΩ resistor can be tied from CLK to
ground.
LVCMOS Control Pins
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1kΩ resistor can be used.
Wiring the Differential Input to Accept Single Ended Levels
Figure 2 shows how the differential input can be wired to accept
single ended levels. The reference voltage V_REF = V
generated by the bias resistors R1, R2 and C1. This bias circuit
should be located as close as possible to the input pin. The ratio of
IDT™ / ICS™ LVCMOS/LVTTL FANOUT BUFFER
Figure 2. Single-Ended Signal Driving Differential Input
ICS8305
LOW SKEW, 1-TO-4 MULTIPLEXED DIFFERENTIAL/LVCMOS-TO-LVCMOS/LVTTL FANOUT BUFFER
Single Ended Clock Input
C1
0.1u
V_REF
R1
1K
R2
1K
V
DD
CLK
nCLK
DD
/2 is
11
Outputs:
LVCMOS Outputs
All unused LVCMOS output can be left floating. There should be no
trace attached.
R1 and R2 might need to be adjusted to position the V_REF in the
center of the input voltage swing. For example, if the input clock
swing is only 2.5V and V
R2/R1 = 0.609.
DD
= 3.3V, V_REF should be 1.25V and
ICS8305AG REV. C FEBRUARY 22, 2008

Related parts for 8305AGLF