XC2V1000-5FG456I Xilinx Inc, XC2V1000-5FG456I Datasheet - Page 76

no-image

XC2V1000-5FG456I

Manufacturer Part Number
XC2V1000-5FG456I
Description
FPGA Virtex-II™ Family 1M Gates 11520 Cells 750MHz 0.15um/0.12um (CMOS) Technology 1.5V 456-Pin FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-IIr
Datasheet

Specifications of XC2V1000-5FG456I

Package
456FBGA
Family Name
Virtex-II™
Device Logic Units
11520
Device System Gates
1000000
Number Of Registers
10240
Maximum Internal Frequency
750 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
324
Ram Bits
737280
Number Of Labs/clbs
1280
Total Ram Bits
737280
Number Of I /o
324
Number Of Gates
1000000
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
456-BBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Logic Elements/cells
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2V1000-5FG456I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC2V1000-5FG456I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2V1000-5FG456I
Manufacturer:
XILINX
0
Part Number:
XC2V1000-5FG456I
Manufacturer:
XILINX
Quantity:
300
Part Number:
XC2V1000-5FG456I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC2V1000-5FG456I
0
.
Table 31: Master/Slave Serial Mode Timing Characteristics
Master/Slave SelectMAP Parameters
Figure 5
Virtex-II Pro Platform FPGA User Guide
DS031-3 (v3.5) November 5, 2007
Product Specification
Notes:
1.
CCLK
If no provision is made in the design to adjust the frequency of CCLK, F
is a generic timing diagram for data loading using SelectMAP. For other data loading diagrams, refer to the
Serial DOUT
R
Serial DOUT
DIN setup/hold, slave mode
DIN setup/hold, master mode
DOUT
High time
Low time
Maximum start-up frequency
Maximum frequency
Frequency tolerance, master mode with
respect to nominal
Serial DIN
Serial DIN
(Output)
CCLK
CCLK
Description
1
Figure 4: Master Serial Mode Timing Sequence
T
1
Figure 3: Slave Serial Mode Timing Sequence
DSCK
(Figure
T
DCC
(Figure
.
3)
T
4)
CKDS
2
2
T
CCD
www.xilinx.com
4
References
T
Virtex-II Platform FPGAs: DC and Switching Characteristics
CCH
Figure
1/2
1/2
3
4
5
CC_SERIAL
should not exceed F
T
F
F
T
3
DSCK
CC_STARTUP
Symbol
CC_SERIAL
DCC
T
T
T
T
CCO
CCO
CCH
CCL
/T
/T
5
CCD
CKDS
T
CCL
CC_STARTUP
5.0/0.0
5.0/0.0
Value
+45%
–30%
12.0
5.0
5.0
50
66
ds083-3_08_111104
ds083-3_09_111104
(1)
.
MHz, max
MHz, max
Module 3 of 4
ns, max
ns, min
ns, min
ns, min
ns, min
Units
28

Related parts for XC2V1000-5FG456I