XC5VLX30T-1FFG323I Xilinx Inc, XC5VLX30T-1FFG323I Datasheet - Page 59

no-image

XC5VLX30T-1FFG323I

Manufacturer Part Number
XC5VLX30T-1FFG323I
Description
FPGA Virtex®-5 Family 30720 Cells 65nm (CMOS) Technology 1V 323-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX30T-1FFG323I

Package
323FCBGA
Family Name
Virtex®-5
Device Logic Units
30720
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
172
Ram Bits
1327104
Number Of Logic Elements/cells
30720
Number Of Labs/clbs
2400
Total Ram Bits
1327104
Number Of I /o
172
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
323-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX30T-1FFG323I
Manufacturer:
TOREX
Quantity:
13 435
Part Number:
XC5VLX30T-1FFG323I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX30T-1FFG323I
Manufacturer:
XILINX
0
Table 78: Input Clock Tolerances
DS202 (v5.3) May 5, 2010
Product Specification
Notes:
1.
2.
3.
4.
Duty Cycle Input Tolerance (in %)
T
T
T
T
T
T
Input Clock Cycle-Cycle Jitter (Low Frequency Mode)
T
T
Input Clock Cycle-Cycle Jitter (High Frequency Mode)
T
T
Input Clock Period Jitter (Low Frequency Mode)
T
T
Input Clock Period Jitter (High Frequency Mode)
T
T
Feedback Clock Path Delay Variation
T
DUTYCYCRANGE_1
DUTYCYCRANGE_1_50
DUTYCYCRANGE_50_100
DUTYCYCRANGE_100_200
DUTYCYCRANGE_200_400
DUTYCYCRANGE_400
CYCLFDLL
CYCLFFX
CYCHFDLL
CYCHFFX
PERLFDLL
PERLFFX
PERHFDLL
PERHFFX
CLKFB_DELAY_VAR
DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
If both DLL and DFS outputs are used, follow the more restrictive specifications.
This duty cycle specification does not apply to the GTP_DUAL to DCM or GTX_DUAL to DCM connection. The GTP transceivers drive the
DCMs at the following frequencies: 320 MHz for -1 speed grade devices, 375 MHz for -2 speed grade devices, or 375 MHz for -3 speed
grade devices. The GTX transceivers drive the DCMs at the following frequencies: 450 MHz for -1 speed grade devices or 500 MHz for -2
speed grade devices.
Symbol
PSCLK only
PSCLK and CLKIN
CLKIN (using DLL outputs)
CLKIN (using DFS outputs)
CLKIN (using DLL outputs)
CLKIN (using DFS outputs)
CLKIN (using DLL outputs)
CLKIN (using DFS outputs)
CLKIN (using DLL outputs)
CLKIN (using DFS outputs)
CLKFB off-chip feedback
www.xilinx.com
Description
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
(1)
(1)
(1)
(1)
(2)
(2)
(2)
(2)
300.00
300.00
150.00
150.00
Frequency Range
1.00
1.00
1.00
1.00
1.00
200 - 400 MHz
-3
100 - 200 MHz
50 - 100 MHz
1 - 50 MHz
> 400 MHz
< 1 MHz
Speed Grade
300.00
300.00
150.00
150.00
1.00
1.00
1.00
1.00
1.00
-2
(4)
25 - 75
25 - 75
30 - 70
40 - 60
45 - 55
45 - 55
345.00
345.00
173.00
173.00
Value
1.15
1.15
1.15
1.15
1.15
-1
Units
Units
ps
ps
ps
ps
ns
ns
ns
ns
ns
%
%
%
%
%
%
59

Related parts for XC5VLX30T-1FFG323I